Part Number Hot Search : 
LMBD283 OV9665 12121 CR256 CLL5244B FR107SG LL3595A 84110310
Product Description
Full Text Search
 

To Download CN8380EPF Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  data sheet advance information n8380dsa april 26, 1999 advance information this document contains information on a product under development. the parametric information contains target parameters that are subject to change. cn8380 quad t1/e1 line interface the cn8380 is a fully integrated quad line interface unit for both 1.544 mbps (t1) and 2.048 mbps (e1) applications. it is designed to complement t1/e1 framers or operate as a stand-alone line interface to synchronous or plesiochronous mappers and multiplexers. the device can be controlled through a host mode serial port or by hardware mode operation, where device control and status are obtained through non-multiplexed dedicated pins. many of these pins are also dedicated to individual channels for maximum flexibility and for use in redundant systems. integrated in the cn8380 device is a clock rate adapter (clad), which provides various low-jitter programmable system clock outputs. the receive section of the cn8380 is designed to recover encoded signals from lines having up to 12 db of attenuation. the transmit section consists of a programmable, precision pulse shaper. functional block diagram rposo[1] rcko[1] tclk[1] tposi[1] tnegi[1] rnego[1] xtip[1] xring[1] rtip[1] rring[1] liu #1 liu #2 liu #3 liu #4 clock rate adapter control jtag test port 5 47 4 pulse shaping driver jitter attenuator zcs decode local analog loopback re- ceiver tais clock and data recovery rlos detect remote line loopback local digital loopback zcs decode jtag test signals control and alarm signals host serial port 10 mhz fixed reference variable reference 1.544 mhz 2.048 mhz 32.768 mhz 8 khzC32 mhz selectable 8380_001 distinguishing features ? four t1/e1 short haul line interfaces in a single chip ? on-chip clad /system synchronizer ? digital (crystal-less) jitter attenuators selectable for transmitter/receiver on each line interface ? meets at&t pub 62411 jitter specs ? meets itu g.703, ets 300 011 (pstnx) connections ? ami/b8zs/hdb3 line codes ? host serial port or hardware only control modes ? on-chip receive clock recovery ? common transformers for 120/75 w e1 and 100 w t1 ? low-power 3.3 v power supply ? transmitter performance monitor ? compatible with latest ansi, itu-t, and etsi standards ? 128-pin mqfp package ? remote and local loopbacks applications ? sonet/sdh multiplexers ? t3 and e3/e4 (pdh) multiplexers ? atm multiplexers ? voice compression and voice processing equipment ? wan routers and bridges ? digital loop carrier terminals (dlc) ? hdsl terminal units ? remote concentrators ? central office equipment ? pbxs and rural switches ? pcm/voice channel banks ? digital access and cross-connect systems (dacs)
n8380dsa conexant advance information information provided by conexant systems, inc. (conexant) is believed to be accurate and reliable. however, no responsibility i s assumed by conexant for its use, nor any infringement of patents or other rights of third parties which may result from its use . no license is granted by implication or otherwise under any patent rights of conexant other than for circuitry embodied in conexan t products. conexant reserves the right to change circuitry at any time without notice. this document is subject to change withou t notice. conexant and whats next in communications technologies are trademarks of conexant systems, inc. product names or services listed in this publication are for identification purposes only, and may be trademarks or registered trademarks of their respective companies. all other marks mentioned herein are the property of their respective holders. ? 1999 conexant systems, inc. printed in u.s.a. all rights reserved reader response: to improve the quality of our publications, we welcome your feedback. please send comments or suggestions via e-mail to conexant reader response@conexant.com . sorry, we can't answer your technical questions at this address. please contact your local conexant sales office or local field applications engineer if you have technical questions. ordering information revision history model number package operating temperature CN8380EPF 128-pin mqfp C40 c to +85 c cn8398evm bt00Cd660C001 revision level date description a advance april 26, 1999 created
n8380dsa conexant advance information detailed feature summary interface compatibility ? t1.102C1993 ? g.703 at 1.544 or 2.048 mbps ? itu-t recommendation i.431 receive line interface ? external termination ? equalizer compensation for C 20 db bridged monitor levels ? + 3 db to C12 db receiver sensitivity transmit line interface ? pulse shapes for 0C655 ft., in 133 ft. steps (t1 dsxC1) ? external termination for improved return loss ? line driver enable/disable for protection switching ? output short circuit protection (for babt applications) jitter attenuator elastic store ? receive or transmit direction ? 8-, 16-, 32-, 64-, or 128-bit depth ? automatic and manual centering line codes ? bipolar alternate mark inversion line coding ? optional zero code suppression: C independent transmit and receive C t1: b8zs C e1: hdb3 loopbacks ? remote loopback towards line C with or without jat C retains bpv transparency ? local loopback towards system C analog line loopback C local digital loopback ? simultaneous local and remote line loopbacks clock rate adapter ? outputs jitter attenuated line rate clock C clk1544 = 1544 k (t1) C clk2048 = 2048 k (e1) ? clad output supports 14 output clock frequencies: 8 khz to 32,768 khz ? programmable input timing reference: C receive recovered clock from any channel C internal clock (refcki) Ccladi ? subrate cladi timing reference: C line rate ? 2 n , n = 0 to 7 C references as low as 8 khz host serial interface ? compatible with existing framers ? compatible with microprocessor serial ports ? bit rates up to 8 mbps in-service performance monitoring ? transmit alarm detectors: C loss of transmit clock (tloc) C transmit short circuit (tshort) ? receive alarm detectors: C loss of signal (rlos) C loss of analog input (ralos) C bipolar/line code violations ? automatic and on-demand transmit alarms: C ais following tloc C automatic ais clock switching cn8398evm octal t1/e1 evaluation module contact a conexant representative for evm availability and price. cn8380 quad t1/e1 liu cn8380 quad t1/e1 liu cn8398 octal t1/e1 framer local pcm highway (i.e., 2 @ 8192 kbps) microprocessor control eight rj48c t1 or e1 line connections 8380_002
n8380dsa conexant advance information
n8380dsa conexant v advance information table of contents list of figures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ix list of t ables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . x i 1.0 pin description s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-1 2.0 circuit descriptio n . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-1 2.1 ove r vie w . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-1 2.2 c o n f ig u ra t ion a n d c o ntr o l . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-3 2.2.1 ha r dwa r e mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-3 2. 2 .2 host m o d e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-3 2 .2.3 h o st se r ial contr o l i n te r fac e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-3 2.2.4 rese t . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2- 4 2.2.4.1 powe r -on reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-5 2.2.4.2 ha r d reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-5 2.2.4.3 soft rese t . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-5 2.3 rec e iv e r . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-6 2.3.1 data re c ove r y . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-6 2.3.1.1 raw receive mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-7 2.3.1.2 sensitivit y . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-7 2 .3. 1 .3 bridge mod e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-7 2.3.1.4 loss of signal detecto r . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8 2.3.2 clock recov e r y . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8 2.3.2.1 phase lock loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8 2. 3 .2.2 jit t er t o lera n c e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8 2.3.3 receive jitter attenuato r . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8 2. 3 .4 rz c s deco d e r . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-9 2.3.5 receive digital inte r fac e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-9 2 .3. 5 .1 bi p olar m o de . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-9 2. 3 .5.2 un i p o l ar m o de . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-9
table of contents cn8380 quad t1/e1 line interface vi conexant n8380dsa advance information 2.4 transmitter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-10 2.4.1 transmit digital interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-10 2.4.1.1 bipolar mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-10 2.4.1.2 unipolar mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-11 2.4.2 tzcs encoder . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-11 2.4.3 transmit jitter attenuator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-11 2.4.4 all 1s ais generator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-11 2.4.5 pulse shaper . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-13 2.4.6 driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-14 2.4.6.1 transmit termination options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-14 2.4.6.2 output disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-18 2.4.7 transmitter output monitoring . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-19 2.4.7.1 short circuit detect . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-19 2.4.7.2 driver performance monitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-19 2.5 loopbacks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-20 2.5.1 local analog loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-20 2.5.2 local digital loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-20 2.5.3 remote line loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-21 2.6 jitter attenuator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-22 2.7 clock rate adapter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-25 2.7.1 inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-26 2.7.2 outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-26 2.7.3 configuration options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-26 2.8 test access port (jtag) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-29 2.8.1 instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-29 2.8.2 device identification register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-29 3.0 registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1 3.1 address map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1 3.2 global control and status registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3 00device identification (did) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3 01global configuration (gcr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3 02clad configuration (clad_cr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-4 03clad frequency select (csel) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-5 04clad phase detector scale factor (cphase) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-6 05clad test (ctest) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7 06clad status (cstat) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7 07(freg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7 08(testa1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7 09(testa2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-7 0a(fuse_ch1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8 0b(fuse_ch2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8 0c(fuse_ch3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8 0d(fuse_ch4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8 0e(fuse_res) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8 0f(testd) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-9
cn8380 table of contents quad t1/e1 line interface n8380dsa conexant vii advance information 3.3 per channel registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-10 10, 20, 30, 40jitter attenuator configuration (jat_cr) . . . . . . . . . . . . . . . . . . . . . . . 3-10 11, 21, 31, 41receiver configuration (rliu_cr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-11 12, 22, 32, 42 transmitter configuration (tliu_cr) . . . . . . . . . . . . . . . . . . . . . . . . . 3-12 13, 23, 33, 43liu control (liu_ctl) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-13 15, 25, 35, 45alarm status (alarm) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-15 16, 26, 36, 46interrupt status register (isr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-16 17, 27, 37, 47interrupt enable register (ier) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-16 3.4 transmitter shape registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-17 18 - 1ftransmit pulse shape configuration (shape1) . . . . . . . . . . . . . . . . . . . . 3-17 28 - 2ftransmit pulse shape configuration (shape2) . . . . . . . . . . . . . . . . . . . . 3-17 38 - 3ftransmit pulse shape configuration (shape3) . . . . . . . . . . . . . . . . . . . . 3-17 48 - 4ftransmit pulse shape configuration (shape4) . . . . . . . . . . . . . . . . . . . . 3-17 50(testa3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-17 51(testa4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-18 4.0 electrical/mechanical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-1 4.1 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-1 4.2 recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-2 4.3 dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-3 4.4 performance characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-4 4.5 ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-5 4.6 packaging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-13 appendix a: applicable standards . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . a-1 appendix b: external component specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . b-1 appendix c: acronym list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . c-1
table of contents cn8380 quad t1/e1 line interface viii conexant n8380dsa advance information
cn8380 list of f igur e s quad t1/e1 l i ne in t erface n8380dsa conexant ix advance information list of figures figu r e 1 - 1. cn8380 pinout diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 - 2 figu r e 1 - 2. cn8380 logic diagra m (host mode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 - 3 figu r e 1 - 3. cn8380 logic diagra m (hardwar e mode ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 - 4 figu r e 2 - 1. detailed block diagra m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 2 figu r e 2 - 2. host seria l port signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 4 figu r e 2 - 3. receiver signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 6 figu r e 2 - 4. raw mode receive r signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 -7 figu r e 2 - 5. transmitte r signal s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-10 figu r e 2 - 6. transmit pulse shap e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-14 figu r e 2 - 7. transmit terminatio n component s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 15 figu r e 2 - 8. receiver input jitte r toleran c e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-23 figu r e 2 - 9. typical jat t r ansfer cha r acteristics with variou s jat sizes . . . . . . . . . . . . . . . . . . . . . . 2-24 figu r e 2 - 10. clad bloc k diagra m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-25 figu r e 4 - 1. xoe timin g diagra m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 5 figu r e 4 - 2. reset timing diag r a m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 6 figu r e 4 - 3. clad timing diag r a m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 7 figu r e 4 - 4. receiver signal s timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 8 figu r e 4 - 5. transmitte r signals timing diagra m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 9 figu r e 4 - 6. host seria l port timing diag r a m . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 1 0 figu r e 4 - 7. host seria l port write timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-11 figu r e 4 - 8. host seria l port rea d timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 11 figu r e 4 - 9. jtag inte r fac e timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 1 2 figu r e 4 - 10. 128-pin mqfp mechanical d r awing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 13 figu r e b-1. minimum ha r dware configu r ation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . b - 2
l is t of fi g ur e s cn8380 qua d t1/e1 lin e interf a ce x conexant n8380dsa advance information
cn8380 list o f t a b l es quad t1/e1 l i ne in t erface n8380dsa conexant i x advance information list of tables tabl e 1-1. hardware signal definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 - 5 tabl e 2-1. line compatible mode s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 7 tabl e 2-2. transmitter o perating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 12 tabl e 2-3. transmit pulse configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 13 tabl e 2-4. transmit termination option a . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 16 tabl e 2-5. transmit termination option b . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 16 tabl e 2-6. transmit termination option c . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 17 tabl e 2-7. transmit termination option d . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 17 tabl e 2-8. transmit termination option e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 18 tabl e 2-9. loopbac k controls . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-20 tabl e 2-10. cla d output s an d frequencie s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 26 tabl e 2-11. cla d reference f r equ e ncie s an d configuration example s . . . . . . . . . . . . . . . . . . . . . . . . . 2-27 tabl e 2-12. sampl e alternate configuratio n . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-28 tabl e 2-13. jtag instruction s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-29 tabl e 2-14. device identification jtag r egister . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 - 29 tabl e 3-1. addres s ma p . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 - 1 tabl e 3-2. transmitter o perating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 - 14 tabl e 4-1. absolute maximu m ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 -1 tabl e 4-2. recommended ope r ating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 -2 tabl e 4-3. dc characteristic s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 2 tabl e 4-4. pe r formance characteristic s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 3 ta b l e 4 -5. x oe timing paramete r s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 5 t able 4- 6 . reset timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 6 tabl e 4-7. clad timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 7 tabl e 4-8. receive r signals timing parameter s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 8 tabl e 4-9. transmitter signals timin g pa r ameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 9 tabl e 4-10. host serial po r t timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 1 0 tabl e 4-11. jtag interface timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 - 1 2 tabl e a - 1. applicable standa r d s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . a - 1 tabl e b - 1. transforme r specification s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . b - 1 tabl e b - 2. refcki ( 1 0 mhz) crysta l oscillato r specification s . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . b - 1
list o f t a bl e s cn8380 qua d t1/e1 lin e interf a ce x i i conexant n8380dsa advance information
n8380dsa conexant 1-1 advance information 1 1.0 pin descriptions the cn8380 is packaged in a 128-pin metric quad flat pack (mqfp). a pinout diagram is illustrated in figure 1-1 . logic diagrams are illustrated in figure 1-2 and figure 1-3 . pin labels and numbers, input/output functions, and descriptions are provided in table 1-1 . the following input pins contain an internal pull-up resistor (> 50 k w ) and may remain unconnected if unused or if the active high input state is desired: xoe [1:4] ta i s [1:4] rawmd [1:4] rloop [1:4] lloop [1:4] hm unipolar jdir/sclk jsel(2)/sdi jsel(1)/cs jsel(0) reset hterm clk_pol pts(2:0) tdi (unused if jtag not connected) tms (disables jtag if not connected) tck (unused if jtag not connected) trst (unused if jtag not connected)
1.0 pin descriptions cn8380 quad t1/e1 line interface 1-2 conexant n8380dsa advance information figure 1-1. cn8380 pinout diagram 85 1 cn8380 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 53 54 55 56 57 58 59 60 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 86 87 88 92 93 94 95 96 97 98 99 100 101 102 89 90 91 85 104 103 61 62 63 64 128-pin mqfp rtip [1] rring [1] xtip [1] hm xoe [1] xring [1] gndt [1] vaat [1] rawmd [1] xoe [2] xtip [2] xring [2] gndt [2] vaat [2] rtip [2] rring [2] rawmd [2] xoe [3] xtip [3] xring [3] gndt [3] vaat [3] rtip [3] rawmd [3] rring [3] xoe [4] xtip [4] xring [4] gndt [4] vaat [4] rtip [4] rawmd [4] rring [4] vaar gndr gnd vaa trst clado cladi vaacl gndcl refcki vss vdd clk32 clk1544 clk2048 vss vdd rnego/bpv [1] rposo/rdato [1] rcko [1] tnegi [1] tposi/tdati [1] tclk [1] rnego/bpv [2] rposo/rdato [2] rcko [2] tnegi [2] tposi/tdati [2] tclk [2] rnego/bpv [3] rposo/rdato [3] rcko [3] tnegi [3] tposi/tdati [3] tclk [3] rnego/bpv [4] rposo/rdato [4] rcko [4] tnegi [4] tposi/tdati [4] tclk [4] vdd vss tdo tdi tms tck vgg rlos [1] rlos [2] rlos [3] rlos [4] vss vdd unipolar tais [1] tais [2] tais [3] tais [4] lloop [1] lloop [2] lloop [3] lloop [4] rloop [1] rloop [2] rloop [3] rloop [4] eacki tacki jaterr [4] jaterr [3] jaterr [2] jaterr [1] / sdo jdir / sclk jsel(2) / sdi jsel(1) / cs jsel(0) irq reset hterm zcs vdd vss clk_pol n.c. n.c. n.c. n.c. n.c. n.c. n.c. n.c. pts(2) pts(1) pts(0) 8380_003 legend: [#] - port number (#) - bit number
cn8380 1.0 pin descriptions quad t1/e1 line interface n8380dsa conexant 1-3 advance information figure 1-2. cn8380 logic diagram (host mode) hm cs rloop[1:4] lloop[1:4] irq interrupt request hardware/host mode remote loopback local loopback serial chip select reset hardware reset hardware control interface sdi serial clock in sclk sdo serial data out serial port interface (serio) tclk[1:4] tposi[1:4] tnegi[1:4] 1544 khz all ones clock 2048 khz all ones clock transmit clock transmit positive rail transmit negative rail rnego[1:4] receive negative rail rcko[1:4] receive clock rposo[1:4] receive positive rail transmitter (xmtr) receiver (rcvr) cladi clock rate adapter (clad) clad input clk32 32.768 mhz clock out clk1544 clk2048 e1 line rate clock out clado clad output tdo test data out tck test clock in tms tdi trst test mode select test data in test reset in i = input, o = output pio = programmable i/o boundary scan (jtag) receive tip receive ring xring[1:4] transmit ring xtip[1:4] transmit tip rtip[1:4] rring[1:4] t1 line rate clock out tacki eacki transmit output enable transmit all ones tais[1:4] refcki reference clock rlos[1:4] receive loss of signal status serial data in xoe[1:4] host mode i i i i i i i i pio i i i i i i i i i i i i o o o o o o o o o o o o o hm cs rloop[1:4] lloop[1:4] irq interrupt request hardware/host mode remote loopback local loopback serial chip select reset hardware reset hardware control interface sdi serial clock in sclk sdo serial port interface (serio) tclk[1:4] tposi[1:4] tnegi[1:4] 1544 khz all 1s clock 2048 khz all 1s clock transmit clock transmit positive rail transmit negative rail rnego[1:4] receive negative rail rcko[1:4] rposo[1:4] receive positive rail transmitter (xmtr) receiver (rcvr) cladi clock rate adapter (clad) clad input clk32 32.768 mhz clock out clk1544 clk2048 e1 line rate clock out clado clad output tdo test data out tck test clock in tms tdi trst test mode select test data in test reset in i = input, o = output pio = programmable i/o boundary scan (jtag) receive tip receive ring xring[1:4] transmit ring xtip[1:4] rtip[1:4] rring[1:4] t1 line rate clock out tacki eacki transmit output enable transmit all 1s refcki reference clock rlos[1:4] receive loss of signal status serial data in xoe[1:4] host mode i i i i i i i i pio i i i i i i i i i i i i o o o o o o o o o o o o tais[1:4] serial data out receive clock transmit tip o 8380_004
1.0 pin descriptions cn8380 quad t1/e1 line interface 1-4 conexant n8380dsa advance information figure 1-3. cn8380 logic diagram (hardware mode) jsel(2:0) hm clk_pol unipolar jdir rloop[1:4] lloop[1:4] irq jaterr[1:4] interrupt request jitter attenuator error status jitter attenuator size hardware/host mode unipolar/bipolar clock polarity jitter attenuator path remote loopback zero code suppression local loopback reset hardware reset rawmd[1:4] raw mode select hardware control interface tclk[1:4] tposi[1:4] tnegi[1:4] 1544 khz all 1s clock 2048 khz all 1s clock transmit clock transmit positive rail transmit negative rail rnego[1:4] receive negative rail receive clock rposo[1:4] receive positive rail transmitter (xmtr) receiver (rcvr) cladi clock rate adapter (clad) clad input clk32 32.768 mhz clock out clk1544 clk2048 e1 line rate clock out clado 8 khz clock out tdo test data out tck test clock in tms tdi trst test mode select test data in test reset in i = input, o = output pio = programmable i/o boundary scan (jtag) hterm transmitter termination receive tip receive ring xring[1:4] transmit ring transmit tip rtip[1:4] rring[1:4] t1 line rate clock out tacki eacki transmit output enable transmit all 1s refcki reference clock rlos[1:4] receive loss of signal status transmit pulse template zcs xoe[1:4] hardware mode i i i i i i i i i i i i i i i i i i i i i i i i i i o o o o o o o o o o o o o vdd pts(2:0) tais[1:4] rcko[1:4] xtip[1:4] 8380_005
cn8380 1.0 pin descriptions quad t1/e1 line interface n8380dsa conexant 1-5 advance information table 1-1. hardware signal definitions (1 of 5) pin label signal name i/o definition receiver rposo[1:4] rdato[1:4] rx positive rail (bipolar mode) rx data (unipolar mode) o line rate data output on the rising or falling edge of rcko. the clock edge is determined by the clk_pol pin in hardware mode or the clk_pol register bit [rliu_cr; addr n1] in host mode. in bipolar mode, a high signal indicates receipt of a positive ami pulse on rtip/rring inputs. in unipolar mode, rposo is redefined as rdato and a high signal indicates either a positive or negative ami pulse on rtip/rring inputs. rposo/rdato is three-stated during device reset. rnego[1:4] bpv[1:4] rx negative rail (bipolar mode) bipolar violation (unipolar mode) o line rate data output on rising or falling edge of rcko. the clock edge is determined by the clk_pol pin in hardware mode or the clk_pol register bit [rliu_cr; addr n1] in host mode. in bipolar mode, a high signal indicates receipt of a negative ami pulse on rtip/rring inputs. in unipolar mode, rnego is redefined as bpv, and a high signal indicates the reception of a bpv which is not part of a zcs code (b8zs or hdb3). rnego/bpv is three-stated during device reset. rcko[1:4] rx clock output o receive clock output. rcko is the rpll recovered line rate clock or jitter attenuated clock output, based on the programmed jitter attenuator selection. rcko is three-stated during device reset. rtip[1:4] rring[1:4] receive tip receive ring i differential ami data inputs for direct connection to receive transformer. transmitter tposi[1:4] tdati[1:4] tx positive rail (bipolar mode) tx data (unipolar mode) i positive rail, line rate data source for transmitted xtip/xring output pulses. data is sampled on the falling edge of tclk. in bipolar mode, a high on tposi causes a positive output pulse on xtip/xring; and a high on tnegi causes a negative output pulse. in unipolar mode, tposi is redefined as tdati and accepts single-rail nrz data. tnegi is not used in unipolar mode. tnegi[1:4] tx negative rail input i negative rail, line rate data input on tclk falling edge. refer to tposi signal definition. tclk[1:4] tx clock input i/o transmit line rate clock. tclk is the transmit clock for tposi and tnegi data inputs and for transmitter timing. normally, tclk is an input and samples tposi/tnegi on the falling edge. in host mode, tclk can be configured as an output to supply a line rate transmit clock from the clad. the timing reference for the tclk output (and clad) can be selected from six sources. tacki eacki t1 ais clock e1 ais clock i i alternate t1 and e1 transmit clock used to transmit ais (all 1s alarm signal) when the primary transmit clock source, tclk, fails. tacki (t1) or eacki (e1) is either manually or automatically switched to replace tclk [liu_ctl; addr n3]. systems without an ais clock should connect tacki and eacki to ground. xoe [1:4] transmit output enable i p a low signal enables xtip and xring output drivers. otherwise outputs are high impedance. tais [1:4] transmit ais alarm i p in hardware mode, a low signal causes ais (unframed all 1s) transmission on xtip/xring outputs. in host mode, these pins can be enabled or disabled [liu_ctl; addr n3]. if disabled, they are not used and may be left unconnected.
1.0 pin descriptions cn8380 quad t1/e1 line interface 1-6 conexant n8380dsa advance information xtip[1:4] xring[1:4] transmit tip transmit ring o complementary ami transmitter line outputs for direct connection to transmit transformer. optionally, both outputs are three-stated when xoe is high. clock rate adapter (clad) cladi clad input i clad input timing reference used to phase/frequency lock the clad outputs to an input clock frequency selected in the range of 8 khz to 32,768 khz [clad_cr; addr 02]. systems which do not use cladi should connect cladi to ground. in hardware mode, the clad timing reference automatically switches to internal free-run operation if clock edges are not detected on cladi pin. refcki reference clock i system must apply a 10 mhz 50 ppm (e1) or + 32 ppm (t1) clock signal to act as the frequency reference for the internal numerically controlled oscillator (nco). refcki determines the frequency accuracy and stability of the clad output clocks when operating in free-run mode [clad_cr; addr 02]. refcki is the baseband reference for all clad/jat functions and is used internally to generate clocks of various frequency locked to a selected receive or external clock. note : refcki is always required. clk32 32 mhz clock output o fixed rate 32.768 mhz clock output provided by the clad. may be used by framers, such as the cn8398 octal t1/e1 framer, to provide system timing reference. clk1544 t1 clock output o fixed rate 1.544 mhz t1 line rate clock output provided by the clad. may be used for tclk or tacki clock sources. this clock is locked to the selected clad timing reference. clk2048 e1 clock output o fixed rate 2.048 mhz e1 line rate clock output provided by the clad. may be used for tclk or eacki clock sources. this clock is locked to the selected clad timing reference. clado clad output o in hardware mode, clado is a fixed rate 8 khz clock output provided by the clad. in host mode, clado may be configured to operate at one of 14 different clock frequencies [csel; addr 03] that include t1 or e1 line rates. clado is typically programmed to supply system clocks that are phase-locked to the selected receive or clad timing reference [clad_cr; addr 02]. hardware control signals hm hardware mode i p a high on hm places the device in hardware mode, enabling all hardware control pin functions. a low on hm places the device in host mode, disabling some hardware-mode-only pin functions and enabling the serial port signals on the dual function pins listed below. the serial port signals allow serial host access to the device registers. refer to the host serial control signals section of this table. jsel(1) / cs jsel(2) / sdi jdir / sclk jaterr(1) / sdo rawmd [1:4] raw mode i p low selects receiver raw mode. applicable only in hardware mode. in raw mode, rposo and rnego represent the data slicer outputs and rcko is the logical or of rposo and rnego. table 1-1. hardware signal definitions (2 of 5) pin label signal name i/o definition
cn8380 1.0 pin descriptions quad t1/e1 line interface n8380dsa conexant 1-7 advance information reset hardware reset i p active low asynchronous hardware reset. a falling edge forces registers to their default, power-up state. output pins are forced to the high impedance state while reset is asserted. reset is not mandatory at power-up because an internal power-on reset circuit performs an identical function. unipolar unipolar mode select i p applicable only in hardware mode. a high signal on unipolar configures all rposo outputs and tposi inputs to operate with unipolar, nrz- formatted data. in this mode, rnego reports non-zcs bpvs and tnegi is not used. a low signal on unipolar configures all channels rposo/rnego and tposi/tnegi interfaces to operate with bipolar, dual-rail, nrz formatted data. zcs zero code suppression select i p applicable only in hardware mode. a high signal on zcs enables the transmit zcs encoder and the receive zcs decoder if unipolar mode is enabled (unipolar = 1). in bipolar mode (unipolar = 0), the zcs encoder and decoder are disabled and zcs is ignored. clk_pol rx clock polarity select i p applicable only in hardware mode. high sets rposo/rnego to be output on the falling edge of rcko. low sets rposo/rnego to be output on the rising edge of rcko pts(2:0) transmit pulse template select i p applicable only in hardware mode. the pts(2:0) control bus selects the transmit pulse template and the line rate (t1 or e1) globally for all channels. refer to the description of hterm in this table and to the transmit pulse configurations in tab l e 2- 3 . hterm transmitter hardware termination i p applicable only in hardware mode. if an external transmit termination resistor is used to meet return loss specifications; a transformer with a 1:2 turns ratio is used, and hterm is set high to allow the transmitter to compensate for the increased load. refer to the transmitter section of this table and tables 2-4 through 2-8 for transmitter termination configuration options. irq interrupt request o d active low, open drain output. in host mode, irq indicates one or more pending interrupt requests ([isr; addr n6] and [cstat; addr 06]). in hardware mode, irq is the logical nor of the four internal transmitter driver performance monitor outputs. jsel(2:0) jitter attenuator select i p applicable only in hardware mode. the jsel and jdir pins determine the jat configuration. jsel(2:0) enables and selects the jat depth as shown in the table below. sdi/jsel(2) and cs /jsel(1) are dual function pins. jsel(2:0) jat mode 000 8 bits 001 16 bits 010 32 bits 011 64 bits 100 128 bits 111 disable jat jdir jitter attenuator direction i p applicable only in hardware mode. jdir determines the path in which the jat is inserted. if jdir is low, the jat (if enabled) is placed in the receive path; if high, the jat (if enabled) is placed in the transmit path. refer to the description for jsel(2:0). sclk/jdir is a dual function pin. jaterr[1:4] jitter attenuator error o applicable only in hardware mode. a high on jaterr indicates an overflow or underflow error in the jitter attenuator elastic store. jaterr(1) / sdo is a dual function pin. table 1-1. hardware signal definitions (3 of 5) pin label signal name i/o definition
1.0 pin descriptions cn8380 quad t1/e1 line interface 1-8 conexant n8380dsa advance information rlos [1:4] receive loss of signal orlos is asserted low when 100 (t1) or 32 (e1) consecutive 0s (no pulses) are received at the line interface or when the received signal level is approximately 18 db below nominal for at least 1 ms. lloop [1:4] rloop [1:4] local loop remote loop i p i p these pins are always enabled in hardware mode and may be enabled or disabled in host mode [liu_ctl; addr n3]. a low on lloop initiates local analog loopback and a low on rloop initiates remote line loopback. local digital loopback is initiated if both signals are asserted together. boundary scan signals (jtag) tdo test data output o test data output per ieee std. 1149.1-1990. three-state output used for reading all serial configuration and test data from internal test logic. updated on the falling edge of tck. tdi test data input i p test data input per ieee std. 1149.1-1990. used for loading all serial instructions and data into internal test logic. sampled on the rising edge of tck. tdi may be left unconnected if not used. tms test mode select i p active-low test mode select input per ieee std 1149.1-1990. internally pulled-up input signal used to control the test logic state machine. sampled on the rising edge of tck. tms may be left unconnected if not used. tck test clock i p test clock input per ieee std. 1149.1-1990. used for all test interface and internal test-logic operations. if not used, tck should be pulled low. trst reset i p active low reset. trst is pulled up internally and may be left unconnected if not used. host serial control signals cs chip select i p in host mode, cs is an active low input used to enable read/write access with the host serial control port. cs /jsel(1) is a dual function pin. sdi serial data in i p in host mode, sdi is the serial data input for the host serial control port. sdi/jsel(2) is a dual function pin. sdo serial data out o in host mode, sdo is the serial data output for the host serial control port. sdo/jaterr[1] is a dual function pin. sclk serial clock i p in host mode, sclk is the serial clock input for the host serial control port. sclk/jdir is a dual function pin. power supply pins and no-connect pins vaa gnd analog supply ground i+3.3 v + 5%. power supply pair for the analog circuitry. vaat[1:4] gndt[1:4] tx driver supply ground i+3.3 v + 5%. power supply pairs for the transmitter driver circuitry. these pin pairs should each be bypassed with a tantalum capacitor value of at least 10 m f. vaar gndr rx analog supply ground i + 3.3 v + 5%. power supply pair for the analog receiver circuitry. table 1-1. hardware signal definitions (4 of 5) pin label signal name i/o definition
cn8380 1.0 pin descriptions quad t1/e1 line interface n8380dsa conexant 1-9 advance information vaacl gndcl clad supply ground i + 3.3 v + 5%. power supply pair for the clad pll circuitry. vdd vss digital supply ground i + 3.3 v + 5%. power supply pairs for the digital circuitry. vgg esd rail i to insure 5 v tolerance in mixed + 5 v / + 3.3 v systems, this input must be connected to + 5 v. if all logic input signals are 3.3 v levels, then this pin may be connected to the 3.3 v supply. n.c. no connect no-connect pins are reserved for future device compatibility and should be left unconnected. note(s): 1. i/o types: i = standard input i p = input with internal pull-up resister o = standard output o d = output with open drain 2. legend: [#] = port number (#) = bit number table 1-1. hardware signal definitions (5 of 5) pin label signal name i/o definition
1.0 pin descriptions cn8380 quad t1/e1 line interface 1-10 conexant n8380dsa advance information
n8380dsa conexant 2-1 advance information 2 2.0 circuit description 2.1 overview the cn8380 includes four identical t1/e1 transceiver channels and a common clad packaged in a 128-pin mqfp carrier. it is designed to interface t1/e1 framers, or to operate as a stand-alone line interface for synchronous or plesiochronous mappers and multiplexers. the cn8380 is ideal for high line density, short-haul applications that require low power (3.3 v supply) operation. the configurable t1/e1 operation and common line interface design allows support for single-board t1 and e1 designs. customer premise applications are supported by an on-chip jat which conforms to at&t pub 62411 and a selectable transmit pulse shape which conforms to fcc part 68, pulse option a. selectable unipolar or bipolar interface options and internal zcs encoding and decoding are useful in many multiplexer and mapper applications. in the most simple configuration, hardware mode, the device is controlled using dedicated hardware control pins. in this mode, the four channels are configured globally to identical operating modes (t1, e1, transmit termination, jitter attenuators, and so on). each channel has device pins dedicated for channel control and status, such as loopback controls, bipolar/unipolar interface modes, and loss of signal indicators. hardware mode is selected by pulling the hm pin high. host mode allows control of the device through a 4-line serial port. in this mode, all control and status functions can be accessed using internal registers. several additional features are also available in host mode, such as individual channel operating mode configuration (t1/e1, transmit termination, jitter attenuators, etc.) and programmable clad output frequencies. host mode is selected by grounding the hm pin. the cn8380 incorporates printed circuit board testability circuits in compliance with ieee std p1149.1aC1993, ieee standard test access port and boundaryCscan architecture, commonly known as jtag (joint test action group). a detailed block diagram is displayed in figure 2-1 .
2.0 circuit description cn8380 2.1 overview quad t1/e1 line interface 2-2 conexant n8380dsa advance information figure 2-1. detailed block diagram clad xring[n] rtip[n] rring[n] tposi[n] tnegi[n] rposo[n] rnego[n] local digital loopback remote line loopback xtip[n] tacki eacki clk_pol sdi jsel(2) hterm rzcs decode tzcs encode clock recovery rpll peak detect and slicer control sclk jdir lloop[n] irq jaterr[n] rawmd[n] pts(2:0) clk1544 (1.544 mhz) cladi refcki clado clk32 (32.768 mhz) clk2048 (2.048 mhz) xoe[n] tais[n] zcs sdo jaterr[1] cs jsel(1) jsel(0) rlos[n] tdi tms rloop[n] hm unipolar local analog loopback 1 0 pulse shape 1 0 jitter attenuator 1 0 1 1 0 rcko[2] rcko[1] rcko[4] rcko[3] phase detector dac drv vga rlos detect 0 trst tclk tdo rcko[n] tclk[n] dpm short ckt detect clock mon ais gen control nco divider chain jtag adaptive equalizer 8x tpll 8380_006 note: only one lui is shown. the other three are identical.
cn8380 2.0 circuit description quad t1/e1 line interface 2.2 configuration and control n8380dsa conexant 2-3 advance information 2.2 configuration and control 2.2.1 hardware mode in hardware mode, the device is controlled using dedicated hardware control pins. in this mode, the four channels are configured globally to identical operating modes (t1, e1, transmit termination, jitter attenuators, and so on). each channel has device pins dedicated for channel control and status, such as loopback controls, bipolar/unipolar interface modes, and loss of signal indicators. refer to table 1-1, hardware signal definitions , for a description of all hardware pins. hardware mode is selected by pulling the hm pin high. 2.2.2 host mode in host mode, control of the device is through a four-line serial port. in this mode, all control and status functions can be accessed using internal registers. refer to chapter 3.0, registers , for a description of each register. host mode is selected by grounding the hm pin. 2.2.3 host serial control interface the cn8380 serial interface is a four-wire, slave interface which allows a host processor or framer with a compatible master serial port to communicate with the liu. this interface allows the host to control and query the cn8380 status by writing and reading internal registers. one 8-bit register in the liu can be written via the sdi pin or read from the sdo pin at the clock rate determined by sclk. the serial port is enabled by pulling the chip select pin, cs , active (low) during the read and write cycles. refer to figure 2-2 for host serial port signals. the serial interface uses a 16-bit process for each write or read operation. during a write or read operation, an 8-bit control word, consisting of a read/write control bit (r/w) and a 7-bit liu register address (a[6:0]) is transmitted to the liu using the sdi pin. if the operation is a write operation (r/w = 0), an 8-bit register data (d[7:0]) byte follows the address on the sdi pin. this data is received by the cn8380 and stored in the addressed register. if the operation is a read operation (r/w = 1), the cn8380 outputs the addressed register contents on the sdo pin. the signal input on sdi is sampled on the sclk falling edge, and data output on sdo changes on the sclk rising edge.
2.0 circuit description cn8380 2.2 configuration and control quad t1/e1 line interface 2-4 conexant n8380dsa advance information 2.2.4 reset the cn8380 supports three reset methods: power-on reset, hard reset initiated by the reset pin, and soft reset initiated by the reset bit in the global configuration register [gcr; addr 01]. in host mode, all three reset methods produce the same results as listed below. in hardware mode, power-on reset and hard reset produce the same results as shown; and soft reset is not applicable. after reset is complete, the following is true: figure 2-2. host serial port signals cs sclk read timing write timing sdi sdo r/w d0 d1 d2 d3 d4 d5 d6 d7 d0 d1 d2 d3 d4 d5 d6 d7 sclk sdi sdo r/w address/control byte address/control byte register data byte register data byte a0 a1 a2 a3 a4 a5 a6 a0 a1 a2 a3 a4 a5 a6 8380_007 cs hardware mode host mode digital receiver outputs (rposo[1:4] and rnego[1:4], rcko[1:4]) are enabled. digital receiver outputs (rposo[1:4] and rnego[1:4], rcko[1:4]) are three-stated. transmitter line outputs (xtip[1:4] and xring[1:4]) are enabled (controlled by xoe ). transmitter line outputs (xtip[1:4] and xring[1:4]) are three-stated.
cn8380 2.0 circuit description quad t1/e1 line interface 2.2 configuration and control n8380dsa conexant 2-5 advance information 2.2.4.1 power-on reset an internal power-on reset process is initiated during power-up. when vdd has reached approximately 2.6 v, the internal reset process begins and continues for 300 ms maximum if refclk is applied. if refclk is not present, the cn8380 remains in the reset state. 2.2.4.2 hard reset hard reset is initiated by bringing the reset pin active (low). once initiated, the internal reset process completes in 5 m s maximum. if the reset pin is held active continuously, the clock and data outputs and the irq pin remain three-stated. the following output pins are forced to high impedance while reset is held active: 2.2.4.3 soft reset in host mode, soft reset is initiated by writing a one to the reset bit in the global configuration register [addr 01]. the reset bit is self-clearing. once initiated, the internal reset process completes in 5 m s maximum and the device enters normal operation. clk1544, clk2048, and clado clock outputs are enabled. clk1544, clk2048, and clado clock outputs are three-stated. transmitter clocks, tclk[1:4], are configured as inputs. transmitter clocks, tclk[1:4], are configured as inputs. the irq pin is enabled (controlled by dpm). the irq pin is three-stated. all interrupt sources are disabled. all configuration registers are set to default values as listed in section 3.1, address map . hardware mode host mode rposo[1:4] clado rnego[1:4] tclk[1:4] rcko[1:4] irq xtip[1:4] rlos[1:4] xring[1:4:] jaterr[1:4] clk1544 sdo clk2048 tdo
2.0 circuit description cn8380 2.3 receiver quad t1/e1 line interface 2-6 conexant n8380dsa advance information 2.3 receiver bipolar ami pulses are input on the receiver input pins, rtip[n] and rring[n]. the receiver recovers clock and data from the ami signal which has been attenuated and distorted due to the line characteristics. the ami pulses are converted into bipolar or unipolar, nrz data and output on rposo[n] and rnego[n], along with the recovered clock on rcko[n]. figure 2-3 illustrates the relationship between the ami received signal, the recovered clock, and the data outputs. this section discusses each receiver block from the line input to the digital outputs. 2.3.1 data recovery the receiver recovers data by normalizing the input signal with an automatic gain control (agc) circuit, removing distortion with an equalizer, and extracting the data using a data slicer. the transfer function of the equalizer is adjusted based on the average peak value of the input signal. the agc maintains the equalizers average peak output level to a constant value. the data slicer compares the equalizer output to a threshold value equal to 50% of the average peak equalizer output level and produces both positive and negative pulse detect signals. the data slicer outputs are re-timed using the recovered clock and routed to the rzcs decoder (or to the jat). figure 2-3. receiver signals internal equalized received signal rcko data slicer level (50% of peak) rdato (unipolar) bpv (unipolar) rposo (bipolar) rnego (bipolar) bpv 111 11 11 00 8380_008
cn8380 2.0 circuit description quad t1/e1 line interface 2.3 receiver n8380dsa conexant 2-7 advance information 2.3.1.1 raw receive mode optionally, the data slicer outputs, before re-timing, can be routed directly to the rposo and rnego digital output pins. this option (raw receive mode) is selected by asserting the rawmd [n] pin in hardware mode or by asserting the rawmd register bit [rliu_cr; addr n1] in host mode. in raw receive mode, rcko is replaced by the logical or of the rposo and rnego output signals. this mode is useful in applications which provide external clock and data recovery. figure 2-4 illustrates the raw mode receiver signals. 2.3.1.2 sensitivity the receiver is capable of recovering signals with cable attenuation in the range of +3 to C12 db in e1 and t1 modes. the receiver is configured by setting register bits appropriately in host mode or by setting configuration pins in hardware mode. see table 2-1 for line compatible modes. 2.3.1.3 bridge mode in host mode, the receiver allows interfacing to network test (mon) points which are resistively attenuated with resisters in series with transmit and receive tip and ring signals. the bridge monitor level is C20 db. bridge operation is enabled by setting register bit atten [addr n1] to 1. in this mode, ralos detection and squelch operation are disabled. figure 2-4. raw mode receiver signals internal equalized received signal data slicer level (50% of peak) rcko (raw mode) rposo (raw mode) rnego (raw mode) bpv 8380_009 table 2-1. line compatible modes mode receiver sensitivity ralos threshold squelch threshold rlos detect t1 +3 db to C12 db C18 db C18 db 100 zeros t1/e1 20 db bridge C17 db to C26 db na na 100 zeros e1 +3 db to C12 db C18 db C18 db 32 zeros
2.0 circuit description cn8380 2.3 receiver quad t1/e1 line interface 2-8 conexant n8380dsa advance information 2.3.1.4 loss of signal detector the receive loss of signal (rlos) detector monitors both consecutive 0s and signal level. receive analog loss of signal (ralos) is declared when rtip/rring input signal amplitude is a certain level (ralos level) below the nominal receive level for at least 1 ms (2 ms maximum). ralos status is cleared as soon as pulses above the ralos level are detected. in host mode, the received data can be replaced with all 0s (squelched) if the receive level is also below the squelch level. squelch is enabled in register rliu_cr [addr n1]. in host mode, ralos real time status is reported in the alarm [addr n5] register; and an interrupt status bit is available in the isr [addr n6] register. also, ralos is indicated on the rlos [n] pin, which is the logical nor of the rlos[n] status and ralos[n] status. rlos is declared when 100 (t1) or 32 (e1) consecutive bits with no pulses are detected. rlos status is cleared when pulses are received with at least 12.5% pulse density (during a period of 192 bits starting with the receipt of a pulse) and where no occurrences of 100 or 32 consecutive bits with no pulses are detected. in host mode, rlos real time status is reported in the alarm register [addr n5]; and an interrupt status bit is available in the isr register [addr n6]. also, rlos is indicated by a 0 level on the rlos [n] pin, which is the logical nor of the rlos[n] status and ralos[n] status. 2.3.2 clock recovery 2.3.2.1 phase lock loop the receive phase lock loop (rpll) recovers the line rate clock from the data slicer dual-rail outputs. the rpll generates a recovered clock that tracks jitter in the data and sustains the data-to-clock phase relationship in the absence of incoming pulses. the rpll is a digital pll which adjusts its output phase in 1/16 unit interval (ui) steps. consequently, the rpll adds approximately 0.12 ui peak-to-peak jitter to the recovered receive clock. during loss of signal (rlos or ralos), the rpll maintains an output clock signal and smoothly transitions to a nominal line rate frequency determined by the clad input reference (selected by cmux [gcr; addr 01] or free [clad_cr; addr 02]). if the clad reference is the recovered received clock from a channel which has detected rlos, the clad outputs and the recovered received clock enter a hold-over state to maintain the average frequency that was present just before the rlos was detected. 2.3.2.2 jitter tolerance figure 2-8, receiver input jitter tolerance , illustrates the receivers jitter tolerance for all jitter attenuator (jat) configurations: jat disabled and jat enabled in the receive path with each jat elastic store size. the jitter tolerance of the clock and data recovery circuit alone (not including the jat) is illustrated by the curve labeled with jat disabled. the receiver meets jitter tolerance specifications tr62411, g.823, and g.824. in addition, the receiver meets jitter tolerance tests defined in ets300 011: isdn; primary rate user-network interface layer 1 specification and test principles . 2.3.3 receive jitter attenuator the data slicer outputs can be routed to the jat before going to the rzcs decoder. the jat attenuates clock and data jitter introduced by the line or added by the clock recovery circuit. the jat can be placed in the receive path or transmit path, but not in both simultaneously. if the jat is placed in the receive
cn8380 2.0 circuit description quad t1/e1 line interface 2.3 receiver n8380dsa conexant 2-9 advance information path, rcko is replaced with the jitter attenuated clock. the jat performance is discussed in section 2.6, jitter attenuator . in host mode, the jat is configured for each channel independently and is put in the receive path by setting jen and jdir register bits to 1 [jat_cr; addr n0]. in hardware mode, the jat is configured for all channels globally using the jsel(2:0) and jdir pins. refer to chapter 1.0, pin descriptions for details. 2.3.4 rzcs decoder the rzcs decoder decodes the dual-rail data from the data slicer or from the jat. in t1 mode, the rzcs decoder replaces received b8zs codes with eight 0s. in e1 mode, hdb3 codes are replaced with four 0s. the b8zs code is 000vb0vb and the hdb3 code is x00v; where b is a normal ami pulse, v is a bipolar violation, and x is a don't-care. zcs decoding (and encoding) can be enabled only if the digital interface mode is unipolar. in host mode, rzcs decoding (and tzcs encoding) is enabled for each channel by setting the zcs [rliu_cr; addr n1] register bit to 1. in hardware mode, zcs encoding/decoding is controlled globally for all channels by pulling the zcs pin high. for the hardware mode pin definition, see table 1-1 . 2.3.5 receive digital interface the digital receiver outputs are provided on the rposo[n], rnego[n], and rcko[n] pins, where [n] is channel number 1 to 4. the receiver outputs can be configured to operate in two modes: bipolar nrz format or unipolar nrz format. in both modes, rposo[n] and rnego[n] outputs are clocked by rcko[n], the recovered line rate clock, or the jitter attenuated clock if the jat is enabled in the receive path. rcko[n] polarity is configurable by the clk_pol pin in hardware mode or register bit clk_pol [rliu_cr; addr n1] in host mode. rposo[n], rnego[n], and rcko[n] are three-stated during device reset. 2.3.5.1 bipolar mode in bipolar mode, rposo/rnego signals output received data in bipolar dual-rail format, where a high level on rposo indicates receipt of a positive ami pulse, and a high level on rnego indicates receipt of a negative ami pulse on rtip/ring inputs. in bipolar mode, the rzcs decoder is not available. in hardware mode, bipolar operation is enabled globally for all channels by pulling the unipolar pin low. in host mode, bipolar operation is enabled per channel by writing a 0 to register bit unipolar [rliu_cr; addr n1]. 2.3.5.2 unipolar mode in unipolar mode, rposo/rnego signals are replaced by rdato/bpv signals. ami encoded received data is decoded and output on rdato in nrz format, and bpv indicates that the currently received bit is a bipolar violation. if the rzcs decoder is enabled, the bpv pin indicates only bipolar violations which are not part of a zcs code (b8zs or hdb3). in hardware mode, unipolar operation is enabled by pulling the unipolar pin high. in host mode, unipolar operation is enabled by writing a 1 to register bit unipolar [rliu_cr; addr n1].
2.0 circuit description cn8380 2.4 transmitter quad t1/e1 line interface 2-10 conexant n8380dsa advance information 2.4 transmitter bipolar or unipolar, nrz digital transmit data are input on tposi and tnegi using the transmit clock tclk. data are converted into ami pulses, shaped according to required standards, and transmitted to the line. figure 2-5 illustrates the relationship between the ami transmitted signal, the transmit clock, and the data inputs. this section discusses each transmitter block, from the digital inputs to the line output. 2.4.1 transmit digital interface the digital transmitter inputs, tposi[n] and tnegi[n], accept bipolar or unipolar nrz formatted data for transmission and are sampled by the falling edge of tclk[n], where [n] is channel number 1 to 4. tclk[n] is the line rate transmit clock and is normally supplied externally from a line rate source, but can also be sourced internally (only in host mode) from the clad. if sourced internally, tclk[n] is configured as an output to provide the line rate clock to external circuitry. tclk[n] direction is configured globally for all channels by writing to register bit tclk_i/o [gcr; addr 01]. 2.4.1.1 bipolar mode in bipolar mode, tposi/tnegi inputs accept bipolar dual-rail transmit data where a high on tposi causes a positive output pulse and a high on tnegi causes a negative output pulse on xtip/xring. in this mode, the tzcs encoder is not available. in hardware mode, bipolar operation is enabled globally for all channels by pulling the unipolar pin low. in host mode, bipolar operation is figure 2-5. transmitter signals tclk tdati (unipolar) tposi (bipolar) tnegi (bipolar) xtip, xring throughput delay 11 11 1 000 8380_010
cn8380 2.0 circuit description quad t1/e1 line interface 2.4 transmitter n8380dsa conexant 2-11 advance information enabled per channel by writing a 0 to register bit unipolar [rliu_cr; addr n1]. 2.4.1.2 unipolar mode in unipolar mode, tposi is replaced with tdati and accepts unipolar nrz- formatted transmit data. tnegi is not used in this mode. a high on tdati causes an ami pulse to be transmitted to the line. in this mode, the tzcs encoder can be enabled to provide b8zs or hdb3 zero code suppression. in hardware mode, unipolar operation is enabled globally for all channels by pulling the unipolar pin high. in host mode, unipolar operation is enabled per channel by writing a 1 to register bit unipolar [rliu_cr; addr n1]. 2.4.2 tzcs encoder if enabled, the tzcs encoder encodes unipolar transmit data on tdati with b8zs (t1) or hdb3 (e1) line coding. in t1 mode, eight consecutive 0s are replaced with 000vb0vb; and in e1 mode, four consecutive 0s are replaced with x00v; where b is a normal ami pulse, v is a bipolar violation, and x is a don't care. these are standard t1 and e1 line code options. zcs encoding (and decoding) can be enabled only if the digital interface mode is unipolar. in host mode, tzcs encoding (and rzcs decoding) is enabled for each channel by setting the zcs [rliu_cr; addr n1] register bit to 1. in hardware mode, zcs encoding/decoding is controlled globally for all channels by pulling the zcs pin high. for the hardware mode pin definition, refer to table 1-1 . 2.4.3 transmit jitter attenuator transmit data from the tzcs encoder can be routed to the jat before going to the ais generator. the jat attenuates clock and data jitter from the transmit inputs or from the receiver if remote line loopback (rll) is active. the jat can be placed in the receive path or transmit path, but not both simultaneously. if the jat is placed in the transmit path, the jitter attenuated clock becomes the transmit clock for downstream circuits. in host mode, the jat is configured for each channel independently and is put in the transmit path by setting the jen register bit to 1 and the jdir register bit to 0 [jat_cr; addr n0]. in hardware mode, the jat is configured for all channels globally using the jsel(2:0) and jdir pins. for pin definitions, refer to chapter 1.0, pin descriptions ; for jat transfer characteristics, refer to figure 2-9 ; and for more information on loopbacks, refer to section 2.5, loopbacks . 2.4.4 all 1s ais generator the transmit data can be replaced with unframed all 1s for transmitting the alarm indication signal (ais). this includes replacing data supplied from tposi[n]/tnegi[n] pins and from the receiver during rll. ais transmission does not affect transmit data that is looped back to the receiver during local digital loopback (ldl). this allows ldl to be active simultaneously with the transmission of ais. ais is used to maintain a valid signal on the line and to inform downstream equipment that the transmit data source has been lost. ais transmission can be done manually or automatically when loss of transmit clock is detected. a clock monitor circuit allows manual or automatic switching of the transmit clock to an alternate ais clock.
2.0 circuit description cn8380 2.4 transmitter quad t1/e1 line interface 2-12 conexant n8380dsa advance information in hardware mode, ais can be controlled only manually by pulling the ta i s [n] hardware pin low. if tclk[n] is present, then it is used to transmit ais. if tclk[n] is not present (for two clock periods), the alternate ais clock on either tacki (t1 mode) or eacki (e1 mode) is used. the ais transmit clock switches back to tclk[n] when the tclk[n] signal returns. in host mode, ais can be transmitted using the ta i s [n] hardware pins or the tais register bit, or automatically by enabling the auto_ais register bit. ais clock switching can be enabled by using the aisclk register bit. setting aisclk to 1 forces the use of the alternate ais clock on either tacki (t1 mode) or eacki (e1 mode) pins when transmitting ais. if auto_ais is set to 1, ais is automatically transmitted when the clock monitor detects loss of clock on tclk[n]. when using automatic ais transmission, the user should also enable the aisclk bit and provide an alternate clock source to insure that ais will be transmitted. clad output clocks clk2048 and clk1544 can be connected externally to eacki and tacki alternate ais clock inputs for this purpose. setting register bit tais_pe to 1 disables the tais register bit and allows manual transmission of ais using the ta i s [n] hardware pins. refer to liu_ctl [addr n3] in chapter 3.0, registers , and to table 1-1, hardware signal definitions . if tais is activated when remote line loopback is active, ais is transmitted using the received clock (or jclk if the jat is enabled in the receive direction). table 2-2 lists transmitter operating modes resulting from various configuration settings and input conditions. table 2-2. transmitter operating modes configuration and input status transmitter mode rloop (w/lloop=0) tloc tais auto_ais aisclk transmit data transmit clock 0 x 0 0 x tx data tclk 0 x 1 x 0 ais tclk 0 x 1 x 1 ais tacki/eacki 0 0 0 1 x tx data tclk 0 1 0 1 0 ais tclk 0 1 0 1 1 ais tacki/eacki 1 x 0 x x rx data rclk 1x1 xxais rclk note(s): x is dont-care.
cn8380 2.0 circuit description quad t1/e1 line interface 2.4 transmitter n8380dsa conexant 2-13 advance information 2.4.5 pulse shaper all transmit pulse shaping to meet e1 and t1 transmission standards is done internally, eliminating the need for external shaping circuitry. the pulse shape block receives bipolar nrz transmit data, produces a set of eight 5-bit values which define the pulse shape, and converts the shape values into an analog pulse using a dac. table 2 -3 lists the transmit pulse template selections and applications. in hardware mode, standard pulse templates are selected globally for all channels using hardware pins pts(2:0). refer to the chapter 1.0, pin descriptions , and table 1-1, hardware signal definitions . table 2-3. transmit pulse configurations application line rate line length hardware mode configuration pts(2:0) host mode configuration [tliu_cr; addr n2] pulse(2:0) dsx-1 t1.102 cb119 100 w twisted pair t1 0C133 ft. 000 000 t1 133C266 ft. 001 001 t1 266C399 ft. 010 010 t1 399C533 ft. 011 011 t1 533C655 ft. 100 100 ituCt g.703 75 w coaxial cable e1 101 101 ituCt g.703 120 w twisted pair e1 110 110 fcc part 68 opt a i.431 100 w twisted pair t1 111 111
2.0 circuit description cn8380 2.4 transmitter quad t1/e1 line interface 2-14 conexant n8380dsa advance information in host mode, standard pulse templates are selected per channel by writing to register bits pulse(2:0) [tliu_cr; addr n2]. if desired, custom pulse shapes can be programmed for each channel using the shapen [addr n8 C nf] registers and the ppt [tliu_cr; addr n2] register bit. the data written into the shapen registers is 5-bit magnitude only. the first four code values of the pulse define the first half of the symbol, and the last four values define the last half of the symbol. the last half symbol polarity is always forced to be opposite from the first half polarity. figure 2-6 illustrates the shaped transmit signals. 2.4.6 driver the transmit dac converts digitally shaped ami pulses into analog bipolar signals. the line driver provides a high impedance, current drive for the transmit dac and outputs transmit signals to the xtip[n] and xring[n] output pins. the high impedance driver allows line impedance matching using external parallel resistors to meet return loss requirements. in applications which require surge protection, pulse amplitude compensation is provided if protection resistors are needed in series with xtip[n] and xring[n]. when a shorted line is detected, transmit monitor and protection circuits reduce the output current level to less than 50 ma peak. the standard transmit transformer for the cn8380 has a turns ratio of 1:2 (chip-side: line-side). to minimize power consumption, an alternate 1:1.36 turns ratio transformer can be used in an unterminated configuration. 2.4.6.1 transmit termination options various transmitter termination options are available to meet almost any interface requirement. figure 2-7 illustrates the location of the transmit termination components. in this figure, ct is a smoothing capacitor across xtip and xring. the recommended value for ct is 150 pf. if other components are also connected to xtip/xring, such as surge protection diodes, cts value should be adjusted to maintain a total parallel capacitance of approximately 150 pf. rt is a parallel termination resistor selected to provide the required transmitter return loss, typically C18 db. if an application does not have a return loss requirement, rt can be omitted in order to reduce total power consumption. figure 2-6. transmit pulse shape tclk 8 x tclk digitized ami pulses shape data magnitude (0x00C0x1f) positive pulse negative pulse 8380_011
cn8380 2.0 circuit description quad t1/e1 line interface 2.4 transmitter n8380dsa conexant 2-15 advance information the standard transformer recommended has a turns ratio of 1:2. this turns ratio is required if parallel termination (rt) or series resistors (rs) are desired. the alternate transformer has a turns ratio of 1:1.36. this transformer can be used only if all of the following are true: ? parallel termination (rt) is not used. ? series resistors (rs) are not used. ? t1 dsx-1 transmit pulse is not used. refer to option e in table 2-7 below. transmitter power consumption is reduced by approximately 30%, compared to the unterminated, standard transformer configuration. resistors (rs) in series with tx tip and tx ring line connections are sometimes used with surge protection circuits. without compensation, the addition of these resistors decreases the transmit pulse amplitude. the cn8380 provides an option in host mode to boost the output level if resistors are installed. compensation is optimized for the use of 5.6 w rs values. in hardware mode, these resistors are required. tables 2-4 through 2-8 provide recommended termination component values and cn8380 configuration information for all termination options supported. the resulting return loss value is also listed. all five options are supported in host mode, whereas only options c and d are supported in hardware mode. before selecting a termination option, refer to table 2-3, transmit pulse configurations , to select an application mode. then refer to the transmit termination tables below to select a termination option. figure 2-7. transmit termination components cn8380 rt ct rs rs tx tip tx ring xtip xring 1:n transformer 8380_012
2.0 circuit description cn8380 2.4 transmitter quad t1/e1 line interface 2-16 conexant n8380dsa advance information option a option a uses the standard 1:2 transformer, no series protection resistors (rs), and no parallel termination (rt) for t1 applications. in e1 applications, rt is included because it is usually required to provide a minimal level of line impedance matching. option b option b uses the standard 1:2 transformer and no series protection resistors (rs). a common parallel termination (rt) for both t1 and e1 applications is included to provide line impedance matching. table 2-4. transmit termination option a application series resistors (rs) parallel termination (rt, w w w w ) return loss (db) t1dsx-1 none none 0 e175 w none 126.4 C10 e1120 w none 204.4 C10 t1 i.431 none none 0 note(s): 1. standard transformer (1:2 turns ratio) 2. hardware mode: hterm=0 3. host mode: alt_tr = 0, term = 0, t_boost = 0 [tliu_cr; addr n2] table 2-5. transmit termination option b application series resistors (rs) parallel termination (rt, w w w w ) return loss (db) t1dsx-1 none 23.7 C30 e175 w none 23.7 C18 e1120 w none 23.7 C18 t1 i.431 none 23.7 C30 note(s): 1. standard transformer (1:2 turns ratio) 2. hardware mode: not applicable 3. host mode: alt_tr = 0, term = 1, t_boost = 0 [tliu_cr; addr n2]
cn8380 2.0 circuit description quad t1/e1 line interface 2.4 transmitter n8380dsa conexant 2-17 advance information option c option c uses the standard 1:2 transformer and no parallel termination (rt) for t1 applications. in e1 applications, rt is included because it is usually required to provide a minimal level of line impedance matching. series protection resistors (rs) are included. option c is available only in host mode. option d option d uses the standard 1:2 transformer. a common parallel termination (rt) for both t1 and e1 applications is included to provide line impedance matching. series protection resistors (rs) are also included. option d is available in both host mode and hardware mode. table 2-6. transmit termination option c application series resistors (rs) parallel termination (rt, w w w w ) return loss (db) t1dsx-1 2 5.6 w none 0 e175 w 2 5.6 w 114.8 C10 e1120 w 2 5.6 w 190.0 C10 t1i.431 2 5.6 w none 0 note(s): 1. standard transformer (1:2 turns ratio) 2. hardware mode: hterm = 0 3. host mode: alt_tr = 0, term = 0, t_boost = 1 [tliu_cr; addr n2] table 2-7. transmit termination option d application series resistors (rs) parallel termination (rt, w w w w ) return loss (db) t1dsx-1 2 5.6 w 21 C30 e175 w 2 5.6 w 21 C18 e1120 w 2 5.6 w 21 C18 t1i.431 2 5.6 w 21 C30 note(s): 1. standard transformer (1:2 turns ratio) 2. hardware mode: hterm = 1 3. host mode: alt_tr = 0, term = 1, t_boost = 1 [tliu_cr; addr n2]
2.0 circuit description cn8380 2.4 transmitter quad t1/e1 line interface 2-18 conexant n8380dsa advance information option e option e uses the alternate 1:1.36 transformer, no series protection resistors (rs), and no parallel termination (rt) for t1 applications. in e1 applications, rt is included because it is usually required to provide a minimal level of line impedance matching. option e is available only in host mode and cannot be used with dsx-1 applications. 2.4.6.2 output disable the transmitter analog outputs, xtip[n] and xring[n], are enabled per channel by pulling the xoe [n] pins low and are three-stated by pulling the xoe [n] pins high. in host mode, the pdn [tliu_cr; addr n2] register bit also controls the xtip[n] and xring[n] outputs. a device reset sets the pdn bits, thereby disabling xtip[n] and xring[n]. user software must clear pdn to enable the transmitter outputs. in hardware mode, the transmitter outputs are disabled while reset is held active (low). when reset is deactivated, xoe [n] controls the transmitter outputs. if the transmit driver is disabled ( xoe [n] = 1), the driver performance monitor (dpm) is available for monitoring a transmit signal from an external source. refer to section 2.4.7.2, driver performance monitor . table 2-8. transmit termination option e application series resistors (rs) parallel termination (rt, w w w w ) return loss (db) e175 w none 68.1 C10 e1120 w none 107.0 C10 t1i.431 none none 0 note(s): 1. alternate transformer (1:1.36 turns ratio) 2. hardware mode: not applicable 3. host mode: alt_tr = 1, term = 0, t_boost = 0 [tliu_cr; addr n2]
cn8380 2.0 circuit description quad t1/e1 line interface 2.4 transmitter n8380dsa conexant 2-19 advance information 2.4.7 transmitter output monitoring 2.4.7.1 short circuit detect the transmitter output pulse is monitored and a short circuit is detected when the amplitude falls below an internally determined threshold for approximately 64-bit times. the short circuit state deactivates when the amplitude rises above a second threshold for 64-bit times. when a short is detected, the line driver current is reduced to approximately 50 ma peak, as measured on the line side of the transformer. typically, this is caused by a transmit cable short circuit or by a transmission line transient current surge. in host mode, short circuit activation sets the tshort bit in the alarm status register [alarm; addr n5] and in the interrupt status register [isr; addr n6]. no indication of short circuit is available in hardware mode. 2.4.7.2 driver performance monitor the dpm monitors the line driver output signal for valid signaling activity. the output signal is monitored for pulse level, invalid ami coding, pulse density, and stuck signals. in host mode, a dpm fault condition sets the tlos bit in the alarm status register [alarm; addr n5] and in the interrupt status register [isr; addr n6]. in hardware mode, the four internal dpm status indicators are combined (logical nor) and output on the irq pin. if the transmit driver is disabled ( xoe = 1), the dpm is available for monitoring a transmit signal from an external source. in this mode, xtip[n] and xring[n] are used as inputs and can be connected to the transmit outputs of another cn8380 channel or device.
2.0 circuit description cn8380 2.5 loopbacks quad t1/e1 line interface 2-20 conexant n8380dsa advance information 2.5 loopbacks three per-channel loopbacks are provided for system diagnostic testing: local analog loopback, local digital loopback, and remote line loopback. loopbacks can be controlled by either hardware pins or internal register bits. for hardware control, two dedicated pins lloop and rloop are provided. if configured in host mode, register bits are provided for loopback control. in addition, the lloop and rloop pins can be enabled by register bits so that loopbacks can be controlled by the hardware pins even in host mode. loopback controls are detailed in table 2-9 . refer also to register liu_ctl [addr n3] in chapter 3.0, registers . 2.5.1 local analog loopback local analog loopback (lal) causes the transmit data and clock inputs (tposi/tnegi and tclk) to be looped back to the receiver outputs (rposo/rnego and rcko). this loopback connects an internal copy of the analog transmit signal (xtip and xring outputs) to the receiver input, so that virtually all of the device circuitry can be tested. while lal is active, transmit data continues to be transmitted on xtip and xring, but rtip and rring inputs are ignored. applying a high on the xoe pin when local analog loopback is active disables the transmitter outputs and causes an rlos. 2.5.2 local digital loopback local digital loopback (ldl) causes the transmit data and clock inputs (tposi/tnegi and tclk) to be looped back to the receiver outputs (rposo/rnego and rcko). this loopback includes the jat (if enabled) but does not include the line transmit and receive circuitry. consequently, xtip and xring transmitter outputs are unaffected, and receiver rtip and rring inputs remain connected to the line to monitor for rlos. also, the ais (all 1s) generator is not included in the loopback path so that ais can be transmitted toward the line while simultaneously providing a local loopback. table 2-9. loopback control pins lloop rloop loopback 11none 1 0 remote line loop 0 1 local analog loop 0 0 local digital loop
cn8380 2.0 circuit description quad t1/e1 line interface 2.5 loopbacks n8380dsa conexant 2-21 advance information 2.5.3 remote line loopback remote line loopback (rll) causes the received data on rtip/rring line inputs to be looped back and re-transmitted on xtip/xring line outputs. this loopback includes all receive and transmit circuitry and the jat, but does not include the zcs decoder and encoder. if the jat is not enabled, rll enables the jat in the transmit direction for the duration of the loopback. in this case, the jat elastic store size is 8 bits. the receiver outputs (rposo/rnego and rcko) continue to output received data; transmit inputs (tposi/tnegi and tclk) are ignored.
2.0 circuit description cn8380 2.6 jitter attenuator quad t1/e1 line interface 2-22 conexant n8380dsa advance information 2.6 jitter attenuator the jitter attenuator (jat) attenuates jitter in the receive or transmit path, but not both simultaneously. the jat path configuration and elastic store depth is controlled by the jdir and jsel(2:0) pins in hardware mode or by the jen, jdir, jcenter, and jsize[2:0] bits in the jitter attenuator configuration register [jat_cr; addr n0] in host mode. the jat can also be completely disabled. the elastic store is configurable using the jsel(2:0) pins or the jsize[2:0] bits in the jat_cr register. the elastic store sizes available are 8, 16, 32, 64, and 128 bits. the 32-bit elastic store depth is sufficient to meet jitter tolerance requirements in all cases where the jat cutoff frequency is 6 hz or below, and when the selected clock reference is frequency-locked. the larger elastic store depths allow greater accumulated phase offsets. for example, the 128-bit depth can tolerate up to 64 bits of accumulated phase offset. because the elastic store is a fixed size, it can overflow and under-run. if either of these conditions occurs, a jitter attenuator elastic store limit error (jaterr) is reported. in hardware mode, jaterr[n] pins are provided, and in host mode, the jerr bit in the interrupt status register [isr; addr n6] is set. the elastic store is a circular buffer with independent read and write pointers. these pointers can be initialized manually using jcenter in the jat_cr register. jcenter resets the write pointer and forces the elastic store read pointer to one half of the programmed jsize. centering is automatic as a result of a jaterr condition, so manually centering is not required. the dejittered receiver recovered clock is output on the rcko[n] pin if the jat is configured in the receive path. the receiver input clock and data jitter tolerance and jitter transfer meet tr 62411-1990. figures 2-8 and 2-9 illustrate jitter tolerance and jat transfer characteristics.
cn8380 2.0 circuit description quad t1/e1 line interface 2.6 jitter attenuator n8380dsa conexant 2-23 advance information figure 2-8. receiver input jitter tolerance 0.1 1 10 100 1000 10000 0.1 1 10 100 1000 10000 100000 sine wave jitter frequency (hz) [log scale] sine wave jitter amplitude (ui pk-pk) [log scale] tr 62411 (t1) minimum tolerance typical receiver tolerance with jat disabled rec. g.823 (e1) minimum tolerance g.824 (t1) minimum tolerance typical receiver tolerance with various jat sizes selected 128 bits 64 bits 32 bits 16 bits 8 bits 138 ui 28 ui 0.2 ui 0.4 ui 0.1 ui 5 ui 1.5 ui 8380_013
2.0 circuit description cn8380 2.6 jitter attenuator quad t1/e1 line interface 2-24 conexant n8380dsa advance information figure 2-9. typical jat transfer characteristics with various jat sizes -60 -50 -40 -30 -20 -10 0 sine wave jitter frequency (hz) [log scale] jitter attenuation (db) rec g.735 (min. atten boundary) pub 62411 (min. atten. boundary) pub 62411 (max. atten. boundary) jat size = 128 64 32 16 8 1 10 100 1000 10000 100000 0 _014
cn8380 2.0 circuit description quad t1/e1 line interface 2.7 clock rate adapter n8380dsa conexant 2-25 advance information 2.7 clock rate adapter the clad uses an input clock reference at a particular frequency (8 khz to 16,384 khz) to synthesize output clocks at a different frequency (8 khz to 16,384 khz). the clad outputs are frequency-locked to the selected timing reference. the clad can operate with input reference frequencies at multiples and submultiples of t1 or e1 line rates. the clad block diagram is illustrated in figure 2-10 . figure 2-10. clad block diagram phase detector nco [free] [vscale] factor [rscale] factor cladv rcko[1] 10 mhz loop filter [lfgain] divider chain [vsel] [osel] 14 13 clado clk1544 clk2048 clk32 refcki cladi rcko[2] rcko[3] rcko[4] [cmux] [clk_oe] refer to the following registers: global configuration; addr 01 clad configuration; addr 02 clad frequency select; addr 03 clad phase detector scale factor; addr 04 clad status; addr 06 labels in brackets [ ] refer to register bits. 32.768 mhz 2.048 mhz 1.544 mhz clock rate adapter (clad) clad control/ status [g_t1/e1n] [cpd_ie] [cpderr] [cpd_int] cladr device i/o pin clock monitor 8380_015
2.0 circuit description cn8380 2.7 clock rate adapter quad t1/e1 line interface 2-26 conexant n8380dsa advance information 2.7.1 inputs in hardware mode, the clad input timing reference is normally taken from a line rate (1,544 khzt1 or 2,048 khze1) clock on the cladi pin. the line rate is determined globally for all channels by settings on the pts(2:0) pins. the clad can be set in free-run mode by removing the clock from cladi (pull high or low). if clock edges are not present on cladi, an internal clock monitor automatically switches the timing reference to use the 10 mhz, refcki reference. when clock edges are sensed on cladi, the reference is switched back to cladi. in host mode, the clad input timing reference can be selected from six sources. the source can be the received recovered clock (or jitter attenuated clock) output (rcko[n]) from any of the four channels, the cladi input pin, or the 10 mhz, refcki input (free-run mode). the clad reference is configured by writing to the cmux[2:0] bits in the global control register [gcr; addr 01]. free-run mode is selected by writing 1 to the free bit in the clad configuration register [clad_cr; addr 02]. 2.7.2 outputs four clad output pins are provided: clado, clk32, clk1544, and clk2048. in hardware mode, the clado output provides only a fixed 8 khz clock. in host mode, the clado frequency is programmable. table 2-10 lists the clad outputs and frequencies. for pin definitions, refer to table 1-1 . 2.7.3 configuration options clad modes are selected using the clad configuration register [clad_cr; addr 02]; the clad frequency select [csel; addr 03]; and the clad phase detector scale factor [cphase; addr 04]. the clad reference can be any of 41 possible frequencies, as listed in table 2-11 . table 2-10. clad outputs and frequencies clad output frequency clado host modeprogrammable to various frequencies in the range of 8 khz to 32,768 khz. hardware modefixed 8 khz. clk32 fixed 32,768 khz clk1544 fixed 1,544 khz clk2048 fixed 2,048 khz
cn8380 2.0 circuit description quad t1/e1 line interface 2.7 clock rate adapter n8380dsa conexant 2-27 advance information table 2-11. clad reference frequencies and configuration examples (1 of 2) clad reference (khz) rscale phase compare frequency (khz) vscale cladv (khz) vsel 8 000 8 111 1024 0001 16 000 16 110 1024 0001 32 000 32 101 1024 0001 64 000 64 100 1024 0001 128 000 128 011 1024 0001 256 000 256 010 1024 0001 512 000 512 001 1024 0001 1024 000 1024 000 1024 0001 2048 000 2048 000 2048 0010 4096 000 4096 000 4096 0011 8192 000 8192 000 8192 0100 16,384 000 16,384 000 16,384 0101 32,768 000 32,768 000 32,768 0110 12.0625 000 12.0625 111 1544 0111 24.125 000 24.125 110 1544 0111 48.25 000 48.25 101 1544 0111 96.5 000 96.5 100 1544 0111 193 000 193 011 1544 0111 386 000 386 010 1544 0111 772 000 772 001 1544 0111 1544 000 1544 000 1544 0111 3088 000 3088 000 3088 1000 6176 000 6176 000 6176 1001 12,352 000 12,352 000 12,352 1010 24,704 000 24,704 000 24,704 1011 12 000 12 111 1536 1101 24 000 24 110 1536 1101 48 000 48 101 1536 1101 96 000 96 100 1536 1101 192 000 192 011 1536 1101
2.0 circuit description cn8380 2.7 clock rate adapter quad t1/e1 line interface 2-28 conexant n8380dsa advance information to configure the clad: 1. choose a clado output frequency. refer to the clad frequency select register [csel; addr 03] for a list of all possible clado output frequencies. 2. configure osel to select the clado output frequency. 3. select the desired clad timing reference frequency from table 2-11 . 4. configure rscale, vscale, vsel from table 2-11 . many rscale and vscale values other than those shown in table 2-11 are applicable. for instance, an alternate configuration for an input reference frequency of 2048 khz is displayed in table 2-12 . table 2-12. sample alternate configuration rscale is a programmable frequency divider which scales the clad reference clock frequency before it is applied to the clads phase detector. similarly, vscale scales the clads internal feedback clock, cladv. these two clocks must have the same frequency at the phase detectors inputs for the clads loop to properly lock. so the rule is: (clad reference freq.) (rscale factor) = (cladv freq.) (vscale factor) 384 000 384 010 1536 1101 768 000 768 001 1536 1101 1536 000 1536 000 1536 1101 20 000 20 111 2560 1100 40 000 40 110 2560 1100 80 000 80 101 2560 1100 160 000 160 100 2560 1100 320 000 320 011 2560 1100 640 000 640 010 2560 1100 1280 000 1280 001 2560 1100 2560 000 2560 000 2560 1100 clad reference (khz) rscale phase compare frequency (khz) vscale cladv (khz) vsel 2048 001 1024 011 8192 0100 table 2-11. clad reference frequencies and configuration examples (2 of 2) clad reference (khz) rscale phase compare frequency (khz) vscale cladv (khz) vsel
cn8380 2.0 circuit description quad t1/e1 line interface 2.8 test access port (jtag) n8380dsa conexant 2-29 advance information 2.8 test access port (jtag) the cn8380 incorporates printed circuit board testability circuits in compliance with ieee std p1149.1aC1993, ieee standard test access port and boundaryCscan architecture, commonly known as jtag (joint test action group). the jtag includes a test access port (tap) and several data registers. the tap provides a standard interface through which instructions and test data are communicated. a boundary scan description language (bsdl) file for the cn8380 is available from the factory upon request. the test access port consists of the trst , tdi, tck, tms, and tdo pins. an internal power on reset circuit or the trst resets the jtag port. 2.8.1 instructions in addition to the required bypass, sample/preload, and extest instructions, idcode instruction is supported. there are also two private instructions. table 2-13 lists the jtag instructions and their codes. 2.8.2 device identification register the jtag id register consists of a 4-bit version, a 16-bit part number, and an 11-bit manufacturer number as listed in table 2-14 . table 2-13. jtag instructions instructions code bypass 1111 sample/preload 0001 extest 0000 idcode 0010 table 2-14. device identification jtag register version part number manufacturer id 0 0 0 0 100000 111000000 00001101011 0 1 0x0 0x8380 0x0d6 4 bits 16 bits 11 bits
2.0 circuit description cn8380 2.8 test access port (jtag) quad t1/e1 line interface 2-30 conexant n8380dsa advance information
n8380dsa conexant 3-1 4/21/99 advance information 3 3.0 registers 3.1 address map the address map in table 3-1 lists the three types of registers: ? global control and status registers ? per channel registers ? transmitter shape registers table 3-1. address map (1 of 2) address (hex) acronym r/w description default setting (1) (hex) global control and status registers 00 did r device identification (2) 01 gcr r/w global configuration 00 02 clad_cr r/w clad configuration 00 03 csel r/w clad frequency select 00 04 cphase r/w clad phase detector scale factor 00 06 cstat r clad status per channel registers (n = channel number: 1C4) n0 jat_cr r/w jitter attenuator configuration 00 n1 rliu_cr r/w receiver configuration 00 n2 tliu_cr r/w transmitter configuration 00 n3 liu_ctl r/w line interface unit control 00 n4 unused n5 alarm r alarm status n6 isr r interrupt status register 00 n7 ier r/w interrupt enable register 00 n8 shape0 r/w transmit pulse shape configuration 00 n9 shape1 r/w transmit pulse shape configuration 00
3.0 registers cn8380 3.1 address map quad t1/e1 line interface 3-2 conexant n8380dsa advance information 4/21/99 na shape2 r/w transmit pulse shape configuration 00 nb shape3 r/w transmit pulse shape configuration 00 nc shape4 r/w transmit pulse shape configuration 00 nd shape5 r/w transmit pulse shape configuration 00 ne shape6 r/w transmit pulse shape configuration 00 nf shape7 r/w transmit pulse shape configuration 00 reserved registers 05 ctest r/w (factory use only) 00 07 freg r/w (factory use only) 00 08 testa1 r/w (factory use only) 00 09 testa2 r/w (factory use only) 00 0a fuse_ch1 r (factory use only) 0b fuse_ch2 r (factory use only) 0c fuse_ch3 r (factory use only) 0d fuse_ch4 r (factory use only) 0e fuse_res r (factory use only) 0f testd r/w (factory use only) 00 50 testa3 r/w (factory use only) 00 51 testa4 r/w (factory use only) 00 52C7f reserved reserved note(s): (1) registers shown with a default setting are reset to the indicated value during internal power on reset, software reset, or hardware reset (reset pin). (2) value depends on the current device revision. consult factory. table 3-1. address map (2 of 2) address (hex) acronym r/w description default setting (1) (hex)
cn8380 3.0 registers quad t1/e1 line interface 3.2 global control and status registers n8380dsa conexant 3-3 4/21/99 advance information 3.2 global control and status registers 00device identification (did) r did[7:4] device id did[3:0] device revision 01global configuration (gcr) r/w reset global reset when written to 1, initiates an internal global reset process which sets all configuration registers to their default values for all four ports. also, several output pins are three-stated. after reset is complete, the following is true: ? digital receiver outputs (rposo[1:4], rnego[1:4], rcko[1:4]) are three-stated. ? transmitter line outputs (xtip[1:4], xring[1:4]) are three-stated. ? clk1544, clk2048, and clado clock outputs are three-stated. ? transmitter clocks, tclk[1:4] are configured as inputs. ? all interrupt sources are disabled. ? all configuration registers are set to default values. g_t1/e1n global clock mode this bit selects one of two clad operating modes. the clad can operate in a mode which insures the minimum output jitter on the clk1544 output or the clk 2048 output. 0 = clk2048 output jitter minimized 1 = clk1544 output jitter minimized clk_oe clock output enable determines output state of clk1544, clk2048, and clado clock outputs. 0 = clock outputs are three-stated 1 = clock outputs are enabled cpd_ie clad phase detector error interrupt enable enables clad loss of lock detector, cpd_int [cstat; addr 06], to generate an interrupt request. 0 = interrupt disabled 1 = interrupt enabled tclk_i/o transmit clock input/output determines whether tclk[1:4] pins are inputs or outputs. 0 = tclk[1:4] pins are inputs 1 = tclk[1:4] pins are outputs 7 6 5 4 3 2 1 0 did[7] did[6] did[5] did[4] did[3] did[2] did[1] did[0] 7 6 5 4 3 2 1 0 reset g_t1/e1n clk_oe cpd_ie tclk_i/o cmux[2] cmux[1] cmux[0]
3.0 registers cn8380 3.2 global control and status registers quad t1/e1 line interface 3-4 conexant n8380dsa advance information 4/21/99 cmux[2:0] clad multiplexer select selects the clad reference clock source input to the clad phase detector if free = 0 [clad_cr; addr 02]. the source can be the receive recovered clock output (rcko) from any of the four channels or the clad input pin. 000 = cladi pin 001 = rcko[1] from channel #1 010 = rcko[2] from channel #2 011 = rcko[3] from channel #3 100 = rcko[4] from channel #4 02clad configuration (clad_cr) r/w free free-run clad disables the clad phase detector in the clad, which forces the numerically controlled oscillator (nco) to free-run based on the 10 mhz refcki input clock accuracy. 0 = normal (closed loop) clad operation 1 = free run (open loop) nco operation rscale[2:0] clad reference scale factordivides clad reference signal by 2 [rscale] to form cladr input to the phase detector. applicable only if free is 0. allows the system to supply cladi frequency, up to a maximum of 128 times the desired cladr reference frequency. lfgain[3:0] loop filter gain selects the nco loop filter's proportional phase error gain. lower gain values reduce phase response time, and higher gain values increase phase response time. note that loop instability or acquisition failures may result from incorrectly programmed lfgain values. 7 6 5 4 3 2 1 0 free rscale[2] rscale[1] rscale[0] lfgain[3] lfgain[2] lfgain[1] lfgain[0] rscale scale factor cladr reference 000 1 cladr = cladi 001 2 cladr = cladi/2 010 4 cladr = cladi/4 011 8 cladr = cladi/8 100 16 cladr = cladi/16 101 32 cladr = cladi/32 110 64 cladr = cladi/64 111 128 cladr = cladi/128 lfgain proportional gain 0000 1/2 0 || 1111 1/2 15
cn8380 3.0 registers quad t1/e1 line interface 3.2 global control and status registers n8380dsa conexant 3-5 4/21/99 advance information 03clad frequency select (csel) r/w vsel[3:0] cladv frequency selectapplicable only if free [clad_cr; addr 02] is 0. picks one of 13 clad divider chain frequencies to feed back to the phase detector. the selected cladv frequency passes to vscale for further division before phase detector comparison. setting vsel to invalid values is undefined. 7 6 5 4 3 2 1 0 vsel[3] vsel[2] vsel[1] vsel[0] osel[3] osel[2] osel[1] osel[0] vsel cladv frequency (khz) 0000 0001 1024 0010 2048 1 x e1 0011 4096 2 x e1 0100 8192 4 x e1 0101 16,384 8 x e1 0110 32,768 16 x e1 0111 1544 1 x t1 1000 3088 2 x t1 1001 6176 4 x t1 1010 12,352 8 x t1 1011 24,704 16 x t1 1100 2560 1101 1536 1 x t1 (unframed) 1110 1111
3.0 registers cn8380 3.2 global control and status registers quad t1/e1 line interface 3-6 conexant n8380dsa advance information 4/21/99 osel[3:0] clado frequency select picks one of 14 clad divider chain frequencies to output on the clado pin. 04clad phase detector scale factor (cphase) r/w vscale[2:0] clad variable scale factor divides cladv signal by 2 [vscale] before use in the phase detector. applicable only if free [clad_cr; addr 02] is 0. allows the system to select cladv frequency that is up to 128 times cladr. osel clado frequency (khz) 0000 8 0001 1024 0010 2048 1 x e1 0011 4096 2 x e1 0100 8192 4 x e1 0101 16,384 8 x e1 0110 32,768 16 x e1 0111 1544 1 x t1 1000 3088 2 x t1 1001 6176 4 x t1 1010 12,352 8 x t1 1011 24,704 16 x t1 1100 2560 1101 1536 1 x t1(unframed) 1110 1111 7 6 5 4 3 2 1 0 vscale[2] vscale[1] vscale[0] vscale scale factor phase detector variable input 000 1 cladv selected by vsel [addr 03] 001 2 cladv/2 010 4 cladv/4 011 8 cladv/8 100 16 cladv/16 101 32 cladv/32 110 64 cladv/64 111 128 cladv/128
cn8380 3.0 registers quad t1/e1 line interface 3.2 global control and status registers n8380dsa conexant 3-7 4/21/99 advance information 05clad test (ctest) r/w factory use only. must be remain at default value, 00. 06clad status (cstat) r cpderr clad phase detector error real-time indicator of the clad phase detector status. cpderr indicates when the clado loses lock with respect to the selected cladi reference clock. 0 = clad phase detector is in lock 1 = clad phase detector is out of lock cpd_int clad phase detector error interruptindicates a change in status of cpderr. cpd_int is latched high upon a change in status of cpderr and held until read clear. 07(freg) r/w factory use only. must be remain at default value, 00. 08(testa1) r/w factory use only. must be remain at default value, 00. 09(testa2) r/w factory use only. must be remain at default value, 00. 7 6 5 4 3 2 1 0 ctest[7] ctest[6] ctest[5] ctest[4] ctest[3] ctest[2] ctest[1] ctest[0 7 6 5 4 3 2 1 0 cpderr cpd_int 7 6 5 4 3 2 1 0 f_op[1] f_op[0] f_addr[4] f_addr[3] f_addr[2] f_addr[1] f_addr[0] 7 6 5 4 3 2 1 0 a_test[7] a_test[6] a_test[5] a_test[4] a_test[3] a_test[2] a_test[1] a_test[0] 7 6 5 4 3 2 1 0 a_test[15] a_test[14] a_test[13] a_test[12] a_test[11] a_test[10] a_test[9] a_test[8]
3.0 registers cn8380 3.2 global control and status registers quad t1/e1 line interface 3-8 conexant n8380dsa advance information 4/21/99 0a(fuse_ch1) r/w factory use only. must be remain at default value, 00. 0b(fuse_ch2) r/w factory use only. must be remain at default value, 00. 0c(fuse_ch3) r/w factory use only. must be remain at default value, 00. 0d(fuse_ch4) r/w factory use only. must be remain at default value, 00. 0e(fuse_res) r/w factory use only. must be remain at default value, 00. 7 6 5 4 3 2 1 0 f_tr[5] f_tr[4] f_tr[3] f_tr[2] f_tr[1] f_tr[0] 7 6 5 4 3 2 1 0 f_tr[10] f_tr[9] f_tr[8] f_tr[7] f_tr[6] 7 6 5 4 3 2 1 0 f_tr[15] f_tr[14] f_tr[13] f_tr[12] f_tr[11] 7 6 5 4 3 2 1 0 f_tr[20] f_tr[19] f_tr[18] f_tr[17] f_tr[16] 7 6 5 4 3 2 1 0 preview f_tr[26] f_tr[25] f_tr[24] f_tr[23] f_tr[22] f_tr[21]
cn8380 3.0 registers quad t1/e1 line interface 3.2 global control and status registers n8380dsa conexant 3-9 4/21/99 advance information 0f(testd) r/w factory use only. must be remain at default value, 00. 7 6 5 4 3 2 1 0 d_ctl[2] d_ctl[1] d_ctl[0] d_ch[1] d_ch[0] d_md[2] d_md[1] d_md[0]
3.0 registers cn8380 3.3 per channel registers quad t1/e1 line interface 3-10 conexant n8380dsa advance information 4/21/99 3.3 per channel registers 10, 20, 30, 40jitter attenuator configuration (jat_cr) r/w t1/e1 t1/e1 select enables receive and transmit circuits to operate at either the t1 or e1 line rate. all configuration register settings should be re-initialized after changing the t1/e1 control bit. t1/e1 selects the nominal line rate (shown below), while the exact receive and transmit line rate frequencies are independently determined by their respective input clock or data references. the actual receive and transmit line frequency can vary within defined tolerances. 0 = 2.048 mhz line rate (e1) 1 = 1.544 mhz line rate (t1) jen jitter attenuator enable jen enables the jat in the receive or the transmit path (determined by jdir bit). 0 = disable jat 1 = enable jat jdir select jat pathapplicable only when the jat is enabled (see jen description). jat elastic store is placed in either the receive or transmit path. 0 = jat in tx path 1 = jat in rx direction, jitter attenuated recovered clock output on rcko jcenter force jat to center writing a 1 to jcenter resets the elastic store write pointer and forces the elastic store read pointer to one-half the programmed jsize. jcenter is typically written at power-up. jcenter can optionally be asserted after recovery from a loss of signal (rlos or ralos) or in response to a transmit loss of clock (tloc), or after recovering from a persistent jat elastic store error (jerr). the jcenter bit is self clearing. 0 = normal operation 1 = recenter jat elastic store jsize[2:0] jat elastic store sizeselects the maximum depth of the jat elastic store. the 32-bit depth is sufficient to meet jitter attenuation requirements in all cases where the jat cutoff frequency is programmed at 6 hz. however, in cases where an external reference is selected or a narrow loop bandwidth is programmed, the elastic store depth can tolerate up to 64 ui (128 bits) of accumulated phase offset. 7 6 5 4 3 2 1 0 t1/e1 jen jdir jcenter jsize[2] jsize[1] jsize[0] jsize elastic store size 000 8 bits 001 16 bits 010 32 bits 011 64 bits 1xx 128 bits
cn8380 3.0 registers quad t1/e1 line interface 3.3 per channel registers n8380dsa conexant 3-11 4/21/99 advance information 11, 21, 31, 41receiver configuration (rliu_cr) r/w unipolar unipolar mode selects between unipolar and bipolar modes for digital transmit and receive signals. in unipolar mode, rposo/rnego signals are replaced by rdato/bpv signals. ami encoded received data is decoded and output on rdato in unipolar, nrz format; and bpv indicates that the currently received bit is a bipolar violation. tposi is replaced with tdati and accepts unipolar, nrz formatted transmit data. tnegi is not used in this mode. in unipolar mode, zcs can replace ami encoding. refer to the zcs bit description below. in bipolar mode, rposo/rnego signals output received data in bipolar dual-rail format, where a high level on rposo indicates receipt of a positive ami pulse, and a high level on rnego indicates receipt of a negative ami pulse on rtip/ring inputs. tposi/tnegi inputs accept bipolar dual-rail transmit data, where a high on tposi causes a positive output pulse on xtip/xring, and a high on tnegi causes a negative output pulse. 0 = digital transmit/receive signals are bipolar, dual-rail 1 = digital transmit/receive signals are unipolar, nrz zcs zero code suppression enable enables hdb3 or b8zs zero code suppression encoding/decoding on digital transmit and receive signals and is only applicable if unipolar mode is selected. in t1 mode (t1/e1 = 1) [addr n0], b8zs encoding/decoding is selected. in e1 mode (t1/e1 = 0), hdb3 encoding/decoding is selected. in the transmit direction, the zcs encoder replaces sequences of eight or four 0s with a recoverable code. in the receive direction, the zcs decoder replaces received codes with eight 0s in t1 mode, or four 0s in e1 mode. the b8zs code is 000vb0vb and the hdb3 code is x00v; where b is a normal ami pulse, v is a bipolar violation, and x is a don't-care. these are standard t1 and e1 line code options. 0 = zcs encode/decode disabled 1 = zcs encode/decode enabled clk_pol clock polarity selects the digital receive data clocking edge. normally, rposo/rnego is output on the rising edge of rcko. if clk_pol is set to 1, rposo/rnego is output on the falling edge of rcko. 0 = data out on rising rcko 1 = data out on falling rcko rawmd raw receive mode rposo/rnego data outputs are replaced by the data slicer output, and rcko is replaced by the logical or of rposo/rnego. a high on rposo indicates a positive pulse, and a high on rnego indicates a negative pulse on rtip/rring line inputs. 0 = normal receiver output 1 = slicer data output enabled eq_dis equalizer disable disables the receiver equalizer. (test mode only) 0 = equalizer enabled 1 = equalizer disabled attn bridge attenuation compensates for 20 db resistive signal attenuation caused by placement of bridge resistors in series with the normal receive termination resistance. also, in this mode a lower threshold for ralos is selected to compensate for the 20 db attenuation. 0 = normal receiver input levels 1 = 20 db compensation enabled 7 6 5 4 3 2 1 0 unipolar zcs clk_pol rawmd eq_dis attn squelch
3.0 registers cn8380 3.3 per channel registers quad t1/e1 line interface 3-12 conexant n8380dsa advance information 4/21/99 squelch enable receive signal squelch the digital receiver outputs, rposo/rnego, are forced to zero when ralos is declared. squelch is useful in attached framer applications to allow the framer to detect los during an ralos condition. 0 = normal 1 = squelch rposo/rnego outputs upon ralos detect 12, 22, 32, 42 transmitter configuration (tliu_cr) r/w alt_tr alternate transformer select adjusts the transmit output level for one of two possible transmitter transformer turns ratios. normally, a turns ratio of 1:2 for the transmitter is used. an alternate transformer with turns ratio of 1:1.36 can be selected to minimize power dissipation 0 = normal transformer (1:2) 1 = alternate transformer (1:1.36) term transmitter termination select adjusts the transmit xtip/xring output amplitude to compensate for the presence of an optional external termination resistor. the external resistor is placed in parallel across xtip/xring on systems that must meet transmitter return loss requirements. refer to figure 2-7, transmit termination components , for resistor placement. refer to tables 2-4 through 2-8 for return loss values. 0 = no external transmit termination resistor used 1 = external transmit termination resistor used pdn power down unused channels can be put into a low power mode in order to minimize power dissipation. in low power mode, xtip/xring, rposo/rnego, and rcko outputs are three-stated. all other receiver functions are not affected. 0 = channel is disabled, low power mode 1 = channel is enabled, normal operation t_boost transmit level boost adjusts the transmit output level to compensate for series resistance added to the output by surge protection circuitry. typical resistance values are 5.6 ohms in series with line side xtip and xring signals. 0 = no compensation 1 = compensation enabled ppt programmed pulse template enables custom transmit pulse transmission. the programmed pulse shape stored in the corresponding shape register, shapen [addr n8 C nf], is used for transmission. 0 = pulse template selected by pulse(2:0) 1 = programmed pulse template selected 7 6 5 4 3 2 1 0 alt_tr term pdn t_boost ppt pulse[2] pulse[1] pulse[0]
cn8380 3.0 registers quad t1/e1 line interface 3.3 per channel registers n8380dsa conexant 3-13 4/21/99 advance information pulse[2:0] transmit pulse template select each positive or negative pulse output on xtip/xring is shaped to meet the transmit pulse template according to the selected cable length and type. custom shape programming for alternative cable types or pulse templates can be set using the shape0Cshape7 registers [addr n8 C nf]. 13, 23, 33, 43liu control (liu_ctl) r/w aisclk enable automatic acki switching if aisclk is active, the transmitter clock is automatically switched to reference tacki (t1) or eacki (e1) instead of tclk when transmitting ais (all 1s) data. set aisclk only if the system supplies an alternate line rate clock on the tacki or eacki pins. also refer to description of auto_ais/tais below. 0 = tacki/eacki is not used to transmit ais 1 = tacki/eacki is used to transmit ais auto_ais automatic transmit alarm indication signal tais manual transmit alarm indication signal when activated manually (tais) or automatically (auto_ais), the ais generator replaces all data output on xtip/xring with an unframed all-1s signal (ais). this includes replacing data supplied from tposi/tnegi and from the receiver during remote line loopback. automatic mode sends ais for the duration of transmit loss of clock [tloc; addr n5]. if aisclk is enabled, the transmit clock is switched to use tacki or eacki to transmit ais. pulse cable length cable type application 000 0C133 ft. 100 w twisted pair t1 dsx 001 133C266 ft. 100 w twisted pair t1 dsx 010 266C399 ft. 100 w twisted pair t1 dsx 011 399C533 ft. 100 w twisted pair t1 dsx 100 533C655 ft. 100 w twisted pair t1 dsx 101 ituCt g.703 75 w coaxial cable e1 110 ituCt g.703 120 w twisted pair e1 111 i.431 isdn 100 w twisted pair t1 csu/ncte 7 6 5 4 3 2 1 0 aisclk auto_ais tais lloop rloop tais_pe lloop_pe rloop_pe
3.0 registers cn8380 3.3 per channel registers quad t1/e1 line interface 3-14 conexant n8380dsa advance information 4/21/99 ais transmission does not affect transmit data that is looped back to the receiver during local digital loopback. this allows local digital loopback to be active simultaneously with the transmission of ais. if tais is activated when rloop is enabled, ais is transmitted using the jitter-attenuated received clock. refer to the descriptions of rloop and lloop below. table 3-2 lists transmitter operating modes resulting from various configuration settings and input conditions. lloop local analog loopbackbipolar data from xtip/xring is internally connected to rtip/rring inputs. externally applied data on rtip/rring inputs is ignored. xtip/xring output data is unaffected. asserting both lloop and rloop activates local digital loopback. refer to the rloop description below. rloop remote line loopbackdual-rail bipolar data from the receiver (or receive jat) is internally connected to the transmitter (or transmit jat). the recovered clock from the rpll (or jclk) is also looped to provide the transmit clock. loopback data retains bpv transparency. received data is allowed to pass to the rzcs decoder, and digital outputs are unaffected. asserting both lloop and rloop activates ldl. dual-rail bipolar data from the tzcs encoder (or transmit jitter attenuator) is internally connected to the rzcs decoder (or receive jitter attenuator) inputs. the transmit clock, tclk, is also looped to provide the receive clock, rcko. externally applied data on rtip/rring inputs are blocked; however, rlos and ralos detect circuitry continues to operate and report receive signal status. xtip/xring output data is unaffected. tais_pe tais pin enableallows the use of the tais hardware pin instead of the tais register bit to manually transmit ais. 0 = use tais register bit 1 = use tais pin table 3-2. transmitter operating modes configuration and input status transmitter mode rloop tloc tais auto_ais aisclk transmit data transmit clock 0 x 0 0 x tx data tclk 0x1x 0ais tclk 0 x 1 x 1 ais tacki/eacki 0001 xtx datatclk 0101 0ais tclk 0 1 0 1 1 ais tacki/eacki 1x0x xrx datarclk 1x1x xais rclk note: x is dont-care. lloop rloop loopback 0 0 no loopback 0 1 remote line loopback 1 0 local analog loopback 1 1 local digital loopback
cn8380 3.0 registers quad t1/e1 line interface 3.3 per channel registers n8380dsa conexant 3-15 4/21/99 advance information lloop_pe lloop pin enableallows the use of the lloop hardware pin instead of the lloop register bit to control loopbacks. 0 = use lloop register bit 1 = use lloop pin rloop_pe rloop pin enableallows the use of the rloop hardware pin instead of the rloop register bit to control loopbacks. 0 = use rloop register bit 1 = use rloop pin 15, 25, 35, 45alarm status (alarm) r ralos receive analog loss of signal detectindicates receiver analog loss of signal. rlos receive loss of signal detectindicates receiver loss of signal. tloc transmit loss of clock detectindicates loss of transmit clock, tclk. tlos transmit loss of signal detectindicates a transmitter signal fault detected by the dpm. tshort transmit short circuit detectindicates transmitter output overload. jerr jitter attenuator error detectindicates jitter attenuator fifo overflow or underrun. bpv bipolar violation detectindicates a bipolar violation error. if zcs encoding/decoding is enabled, bpv is asserted only for bipolar violations which are not part of the zcs code. 7 6 5 4 3 2 1 0 ralos rlos tloc tlos tshort jerr bpv
3.0 registers cn8380 3.3 per channel registers quad t1/e1 line interface 3-16 conexant n8380dsa advance information 4/21/99 16, 26, 36, 46interrupt status register (isr) an interrupt status register (isr) bit is latched active (high) whenever its corresponding interrupt source [alarm; addr n5] reports an interrupt event. all latched isr bits are cleared when isr is read. if the corresponding interrupt enable [ier; addr n7] is active (high), each interrupt event forces the irq output pin active (low). isr reports an interrupt event when an alarm status [alarm; addr n5] changes from inactive to active (rising edge) or from active to inactive (falling edge). the associated real-time alarm status must be read to determine the current alarm state. r ralos receive analog loss of signalindicates receiver analog loss of signal status change. rlos receive loss of signalindicates receiver loss of signal status change. tloc transmit loss of clockindicates transmitter loss of clock status change. tlos transmit loss of signalindicates transmitter output signal fault status change. tshort transmit short circuitindicates transmitter loss of analog signal status change. jerr jitter attenuator error indicates jat fifo empty/full status change. bpv bipolar violation indicates a non-zero code bipolar violation status change. 17, 27, 37, 47interrupt enable register (ier) r/w ralos enables receive analog loss of signal rlos enables receive loss of signal tloc enables transmit loss of clock tlos enables transmit loss of signal tshort enables transmit short circuit jerr enables jitter attenuator error bpv enables bipolar violation 7 6 5 4 3 2 1 0 ralos rlos tloc tlos tshort jerr bpv 7 6 5 4 3 2 1 0 ralos rlos tloc tlos tshort jerr bpv
cn8380 3.0 registers quad t1/e1 line interface 3.4 transmitter shape registers n8380dsa conexant 3-17 4/21/99 advance information 3.4 transmitter shape registers the following shape registers allow custom programming of the transmit signal pulse shapes. each set of eight registers determines the shape for its corresponding channel. a channel [n] is configured to use custom shapes by first programming the eight shape[n] registers, then setting register bit ppt [addr n1]. for more information on transmitter functionality, refer to section 2.4, transmitter . 18 - 1ftransmit pulse shape configuration (shape1) r/w 28 - 2ftransmit pulse shape configuration (shape2) r/w 38 - 3ftransmit pulse shape configuration (shape3) r/w 48 - 4ftransmit pulse shape configuration (shape4) r/w 50(testa3) r/w factory use only. must be remain at default value, 00. 7 6 5 4 3 2 1 0 shape[4] shape[3] shape[2] shape[1] shape[0] 7 6 5 4 3 2 1 0 shape[4] shape[3] shape[2] shape[1] shape[0] 7 6 5 4 3 2 1 0 shape[4] shape[3] shape[2] shape[1] shape[0] 7 6 5 4 3 2 1 0 shape[4] shape[3] shape[2] shape[1] shape[0] 7 6 5 4 3 2 1 0 a_test[23] a_test[22] a_test[21] a_test[20] a_test[19] a_test[18] a_test[17] a_test[16]
3.0 registers cn8380 3.4 transmitter shape registers quad t1/e1 line interface 3-18 conexant n8380dsa advance information 4/21/99 51(testa4) r/w factory use only. must be remain at default value, 00. 7 6 5 4 3 2 1 0 a_test[31] a_test[30] a_test[29] a_test[28] a_test[17] a_test[16] a_test[15] a_test[14]
n8380dsa conexant 4-1 advance information 4 4.0 electrical/mechanical specifications this chapter contains the following sections: ? absolute maximum ratings ? recommended operating conditions ? dc characteristics ? performance characteristics ? ac characteristics ? packaging 4.1 absolute maximum ratings table 4-1. absolute maximum ratings symbol parameter minimum maximum units v dd power supply (measured to gnd) C0.5 5.0 v d v dd voltage differential (between any 2 v dd pins) 0.5 v v i constant voltage on any signal pin C1.0 v dd + 0.5 v esd transient voltage on any signal pin hbm rating cdm rating mmm rating 2 700 200 kv v v i i constant current on any signal pin C10 +10 ma latchup transient current on any signal pin digital pins analog pins (tip, ring) C400 C400 +400 +400 ma ma t s storage temperature C65 150 c t j junction temperature: ( q ja x v dd x i dd ) + t amb C40 125 c t vsol vapor phase soldering temperature (1 minute) 220 c q ja thermal resistance (128 mqfp), still air 36 c /w stresses above those listed here may cause permanent damage to the device. this is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the other sections of this document is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability.
4.0 electrical/mechanical specifications cn8380 4.2 recommended operating conditions quad t1/e1 line interface 4-2 conexant n8380dsa advance information 4.2 recommended operating conditions table 4-2. recommended operating conditions symbol parameter minimum maximum units v dd, v aa, v aat, v aar, v aacc supply voltage 3.14 3.47 v v gg (1) esd rail 3.14 5.25 v t amb ambient operating temperature C 40 +85 c v ih (1) input high voltage 2.0 v gg + 0.5 v v il input low voltage C 0.5 0.8 v note(s): (1) v gg is normally connected to v dd. v gg is connected to + 5 v supply if input signals are 5 v logic.
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.3 dc characteristics n8380dsa conexant 4-3 advance information 4.3 dc characteristics table 4-3. dc characteristics symbol parameter minimum typical maximum units i dd supply current (all channels in low power mode, pdn [tliu_cr; addr n2]) 60 ma supply current (50% 1s, all channels enabled, includes transmit load current) 200ma supply current (all 1s, all channels enabled, includes transmit load current) 650ma p d device power dissipation (all channels in low power mode, pdn [tliu_cr; addr n2]) 0.2 w device power dissipation (50% 1s, all channels enabled) 0.5w device power dissipation (all 1s, all channels enabled) 1.25w v oh output high voltage (i oh = C 400 m a) 2.5 v v ol output low voltage (i oh = C 400 m a) 1.0v v ih input high voltage 2.0 v gg + 0.5 v v il input low voltage C0.5 0.8 v i pr resistive pull-up current 40 100 500 m a i l input leakage current C 10 110 m a i oz three-state leakage current C 10 110 m a c in input capacitance (f = 1 mhz) 2 5 pf c out output capacitance 2 5 pf c ld capacitive loading (test condition) 70 85 pf i osc short circuit output current (except xtip/xring) 37 50 160 ma
4.0 electrical/mechanical specifications cn8380 4.4 performance characteristics quad t1/e1 line interface 4-4 conexant n8380dsa advance information 4.4 performance characteristics table 4-4. performance characteristics parameter minimum typical maximum units receiver t1 receiver sensitivity (attenuation @ 772 khz) +3 C 12 db e1 receiver sensitivity (attenuation @ 1024 khz) +3 C 12 db rtip[n]. rring[n] inputs: input impedance (unterminated) peak-to-peak voltage (differential) return loss 10 6 tbd 12 10 k w v db receive clock recovery (pll) consecutive zeros tolerance before loss of lock t1 frequency lock range e1 frequency lock range 23 C 0.1 C 0.4 75 100 +0.3 +0.4 bits khz khz receive noise immunity (snr) near-end crosstalk (2 15 prbs) 60 hz longitudinal gaussian white noise 15 18 tbd 18 20 tbd db db db rcko intrinsic jitter with jat disabled 0.125 ui p-p rcko intrinsic jitter with jat enabled 0.05 ui p-p transmitter transmitter xtip[n], xring[n] outputs: output impedance (xoe = 1, high impedance) output impedance (xoe = 0, unterminated) short circuit current into 1 w load t1 pulse amplitude, 100 w utp (1) e1 pulse amplitude, 75 w coax (1) e1 pulse amplitude, 120 w utp (1) positive/negative pulse imbalance return loss 10 2.7 2.14 2.7 C 10 100 1 2 3.0 2.37 3.0 tbd 50 3.3 2.6 3.3 +10 k w k w ma v v v % db transmitter signal power level (3 khz band): power @ 772 khz power @ 1544 khz (relative to power @ 772 khz) 12 C 25 15 C 36 +19 dbm db transmitter output intrinsic jitter with jat disabled 0.125 ui transmitter output intrinsic jitter with jat enabled 0.05 ui note(s): (1) these values are measured on the line side of the transformer with an appropriate value load resister in place of a cable.
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.5 ac characteristics n8380dsa conexant 4-5 advance information 4.5 ac characteristics this section provides details about the following timing features: ? xoe ? reset ?clad ? receiver signals ? transmitter signals ? host serial port ? jtag interface table 4-5. xoe timing parameters symbol parameter minimum maximum units 1xoe [n] high to xtip[n]/xring[n] three-state 20 ns 2xoe [n] low to xtip[n]/xring[n] active 20 ns note(s): see figure 4-1 . figure 4-1. xoe timing diagram xoe [n] xtip[n], xring[n] 1 2 8380_016
4.0 electrical/mechanical specifications cn8380 4.5 ac characteristics quad t1/e1 line interface 4-6 conexant n8380dsa advance information table 4-6. reset timing parameters symbol parameter minimum maximum units 1 reset pulse width 500 ns 2 reset low to output signals three-state 20 ns 3 reset [n] high to output signals active 20 ns note(s): 1. output signals: rcko[n], rposo[n], rnego[n], xtip[n], xring[n], clk1544, clk2048, clado, rlos [n], jaterr[n], tdo, sdo, irq 2. see figure 4-2 . figure 4-2. reset timing diagram reset output signals 2 3 1 three-state 8380_017
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.5 ac characteristics n8380dsa conexant 4-7 advance information table 4-7. clad timing parameters symbol parameter minimum maximum units 1 refcki frequency 9.999 10.001 mhz cladi frequency 8 16,384 khz 2 duty cycle refcki, cladi 40 60 % 3 rise/fall time (10% to 90%) refcki, cladi 20ns 1 clado frequency 8 16,384 mhz 1 clk32 frequency 32.768 (locked to clad reference) mhz 1 clk1544 frequency 1.544 (locked to clad reference) mhz 1 clk2048 frequency 2.048 (locked to clad reference) mhz 2 duty cycle clado, clk32, clk1544, clk2048 45 55 % 3 rise/fall time clado, clk32, clk1544, clk2048 20ns note(s): see figure 4-3 . figure 4-3. clad timing diagram 10% 90% 1 22 3 8380_018
4.0 electrical/mechanical specifications cn8380 4.5 ac characteristics quad t1/e1 line interface 4-8 conexant n8380dsa advance information table 4-8. receiver signals timing parameters symbol parameter minimum maximum units 1 rcko[n] frequency 1,544 or 2,048 (locked to line rate) khz 2/1 rcko[n] duty cycle 45 55 % rise/fall time (10% to 90%) rcko[n], rposo[n], rnego[n], rdato[n], bpv[n] 20ns 3 rcko[n] (rising or falling edge) to data valid 20 ns note(s): see figure 4-4 . figure 4-4. receiver signals timing diagram rcko[n] (clk_pol = 0) rposo[n], rnego[n], rdato[n], bpv[n] 1 2 3 rcko[n] (clk_pol = 1) 8380_019
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.5 ac characteristics n8380dsa conexant 4-9 advance information table 4-9. transmitter signals timing parameters symbol parameter minimum maximum units 1 tclk[n] frequency (input or output) 1.5 2.1 mhz 2/1 tclk[n] duty cycle (input) 20 80 % 2/1 tclk[n] duty cycle (output) 45 55 % rise/fall time (10% to 90%) tclk[n], tposi[n], tnegi[n], tdati[n] 20ns 3 data input to tclk[n] falling edge setup time 5 ns 4 tclk[n] falling edge to data input hold time 5 ns note(s): see figure 4-5 . figure 4-5. transmitter signals timing diagram tclk[n] tposi[n], tnegi[n], tdati[n] 1 2 34 8380_020
4.0 electrical/mechanical specifications cn8380 4.5 ac characteristics quad t1/e1 line interface 4-10 conexant n8380dsa advance information table 4-10. host serial port timing parameters symbol parameter minimum maximum units 1cs setup before sclk rising edge 10 ns 2, 3 sclk frequency 8 mhz 2 sclk high pulse width 50 ns 3 sclk low pulse width 50 ns 4 sdi to sclk rising edge setup time 10 ns 5 sclk rising edge to sdi hold time 5 ns 6 sclk rising edge to cs hold time 5 ns 7cs inactive cycle time 100 ns 8cs inactive to sdo three-state 100 ns 9 sclk falling edge to sdo valid time 50 ns rise/fall time (10% to 90%) sclk, sdi, sdo 20ns note(s): see figures 4-6 through 4-8 . figure 4-6. host serial port timing diagram cs sclk sdi sdo r/w cs sclk sdi sdo r/w address/control byte address/control byte register data byte register data byte write timing read timing 1 0 a0 a1 a2 a3 a4 a5 a6 a0 a1 a2 a3 a4 a5 a6 d0 d1 d2 d3 d4 d5 d6 d7 d0 d1 d2 d3 d4 d5 d6 d7 8380_021
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.5 ac characteristics n8380dsa conexant 4-11 advance information figure 4-7. host serial port write timing 6 sclk 7 12 cs sdi 3 5 4 address/command byte write data byte 0a0a1d5d6d7 8380_022 figure 4-8. host serial port read timing sclk 7 12 cs sdi 3 5 4 sdo address/command byte read data byte d7 d6 d5 8 9 1a0a1 8380_023
4.0 electrical/mechanical specifications cn8380 4.5 ac characteristics quad t1/e1 line interface 4-12 conexant n8380dsa advance information table 4-11. jtag interface timing parameters symbol parameter minimum maximum units 1 tck pulse width high 80 ns 2 tck pulse width low 80 ns 3 tms, tdi setup to tck rising edge 20 ns 4 tms, tdi hold after tck high 20 ns 5 tdo hold after tck falling edge 0 ns 6 tdo delay after tck low 50 ns 7 tdo enable (low z) after tck falling edge 2 ns 8 tdo disable (high z) after tck low 25 ns note(s): see figure 4-9 . figure 4-9. jtag interface timing diagram tdo tck 2 3 7 1 4 6 58 tdi tms 8380_024
cn8380 4.0 electrical/mechanical specifications quad t1/e1 line interface 4.6 packaging n8380dsa conexant 4-13 advance information 4.6 packaging figure 4-10. 128-pin mqfp mechanical drawing e b e e 1 e 1 e 2 d d 1 d 1 2.00 2.00 d 2 a l c l 1 a 2 a 1 detail a detail a pin 1 ref pin 1 ref mark s y m b o l a a 1 a 2 d d 1 d 2 e e 1 e 2 l l 1 e b c nom. 3.04 0.33 2.71 23.20 ref. 20.0 ref. 18.5 ref 17.20 re. 14.0 ref 12.5 ref 0.88 1.6 ref 0.50 bsc ---- ---- min. 0.25 2.57 0.73 0.13 0.13 max 3.40 2.87 1.03 0.28 0.23 all dimensions in millimeters ref. 128-pin mqfp (gp00-d448) 8380_027
4.0 electrical/mechanical specifications cn8380 4.6 packaging quad t1/e1 line interface 4-14 conexant n8380dsa advance information
n8380dsa conexant a-1 advance information a appendix a: applicable standards table a-1. applicable standards (1 of 2) standard title ansi t1.101-1987 digital hierarchytiming synchronization t1.102-1993 digital hierarchyelectrical interfaces t1.403-1995 network to customer installationds1 metallic interface t1.408-1990 isdn primary ratecustomer installation metallic interfaces at&t tr 41449-1986 isdn primary rate interface specification tr 43801(a)-1985 digital channel bankrequirements and objectives tr 62411-1990 accunet t1.5 service description and interface specification cb 119 compatibility bulletin bellcore tr-tsy-000008 issue 2, 1987 digital interface between the slc 96 digital loop carrier system and a local digital switch tr-tsy-000009 issue 1, 1986 asynchronous digital multiplexer requirements and objectives tr-npl-000054 issue 1, 1989 high-capacity digital service (hcds) interface generic requirements tr-nwt-000057 issue 2, 1993 functional criteria for digital loop carrier systems tr-tsy-000170 issue 2, 1993 digital cross-connect system (dcs) requirements and objectives tr-tsy-000191 issue 1, 1986 alarm indication signal (ais) requirements and objectives tr-tsy-000303 issue 2, 1992 integrated digital loop carrier (idlc) system generic requirements tr-npl-000320 issue 1, 1988 fundamental generic requirements for metallic digital signal cross-connect systems ta-tsy-000435 issue 1, 1987 ds1 automatic facility protection switching (afps) rqts. and objectives tr-nwt-000499 issue 5, 1993 transport systems generic requirements sr-nwt-002343 issue 1, 1993 isdn primary rate interface guidelines for customer premises equipment etsi ets 300 011 (4/92) isdn primary rate user-network interface specification and test principles ets 300 233 access digital section for isdn primary rate
appendix a : applicable standards cn8380 quad t1/e1 line interface a-2 conexant n8380dsa advance information itu-t recommendation g.703 (1991) physical/electrical characteristics of hierarchical digital interfaces recommendation g.704 (1991) synchronous frame structures used at primary hierarchical levels recommendation g.706 (1991) frame alignment and crc procedures relating to g.704 frame structures recommendation g.732 characteristics of primary pcm multiplex equipment at 2048 kbps recommendation g.733 characteristics of primary pcm multiplex equipment at 1544 kbps recommendation g.734 characteristics of synchronous digital multiplex equipment at 1544 kbps recommendation g.735 characteristics of primary pcm multiplex equipment at 2048 kbps; offering synchronous digital access at 384 kbps and/or 64 kbps recommendation g.736 characteristics of synchronous digital multiplex equipment at 2048 kbps recommendation g.737 characteristics of external access equipment at 2048 kbps; offering synchronous digital access at 384 kbps and/or 64 kbps recommendation g.738 characteristics of primary pcm multiplex equipment at 2048 kbps; offering synchronous digital access at 320 kbps and/or 64 kbps draft recommendation g.775 loss of signal (los) and alarm indication signal (ais) defect detection recommendation g.821 error performance monitoring on international connections recommendation g.823 (3/93) control of jitter and wander in digital networks based on 2048 kbps recommendation g.824 (3/93) control of jitter and wander in digital networks based on 1544 kbps recommendation i.431 primary rate user-network interfacelayer 1 specification recommendation k.10 unbalance about earth of telecommunication installations recommendation k.20 resistibility of switching equipment to overvoltages and overcurrents recommendation m.3604 application of maintenance principles to isdn primary rate access ieee std 1149.1a-1993 ieee standard test access port and boundary scan architecture (jtag) fcc part 68.302 (d) environment simulation metallic voltage surge fcc part 68.308 signal power limitations table a-1. applicable standards (2 of 2) standard title
n8380dsa conexant b-1 advance information b appendix b: external component specifications table b -1 lists the transformer specifications. table b -2 lists the refcki crystal oscillator specifications. figure b-1 illustrates the minimum hardware configuration. table b-1. transformer specifications parameter rx value tx value turns ratio 2:1 ct 1:2 pulse engineering part number: temp. 0 c to 70 c octal smt pulse (1) t1124 serial resistance 1 w maximum primary inductance ocl 1.2 mh @ 25 c isolation voltage 1500 v rms leakage inductance 0.8 m h note(s): (1) contact pulse engineering for other part numbers: phone (619) 674-8100 web: http://www.pulseeng.com table b-2. refcki (10 mhz) crystal oscillator specifications parameter value nominal frequency 10 mhz frequency accuracy (e1) 50 ppm frequency accuracy (t1) 32 ppm output level (1) 3.3 v logic, cmos or ttl aging 2 ppm/year, 10 ppm maximum note(s): (1) if the v gg pin is connected to +5 v supply, 5 v logic output may be used. refer to the v gg pin description in chapter 1.0, pin descriptions .
appendix b: applications cn8380 quad t1/e1 line interface b-2 conexant n8380dsa advance information b figure b-1. minimum hardware configuration note(s): (1) optional programmable receive termination: 75/100/120 w (2) required fixed receive termination. the parallel combination of the fixed termination and programmable termination must mat ch the line impedance. (3) optional fixed transmit termination. the value shown provides acceptable transmit return loss for t1 and e1 applications. ( see table 2-7, transmit termination option d .) (4) pins shown twice for hardware mode and host mode. (5) in hardware mode, 5.6 w line feed resistors are required. in host mode, they are optional. programmable receive termination (1) fixed receive termination (2) 100 470 470 71 72 67 68 refcki xtip[1] xring[1] rring[1] rtip[1] 4 150 pf smoothing capacitor 21 fixed transmit termination (3) octal transformer pulse C t1124 1:2 1:2 0.1 rj48c or bantam rx 5.6 (5) 5.6 (5) tx rx tx optional common mode choke 10 mhz oscillator channel 2 line interface channel 3 line interface channel 4 line interface xoe[1] channel 4 digital interface channel 3 digital interface channel 2 digital interface rposo[1] rnego[1] rcko[1] tposi[1] tnegi[1] tclk[1] cladi tais[1] cn8394 quad t1/e1 framer hm jdir (4) jsel(0) unipolar reset hterm pts(2) lloop[1] rloop[1] rawmd[1] clk_pol jaterr[1]* rlos[1] irq nc nc nc nc nc nc nc nc nc v dd channel 1 line interface nc nc nc nc nc channel 1 digital interface 65 48 43 34 62 49 114 46 50 123 119 42 108 73 47 zcs nc 53 33 38 115 37 35 36 1 nc pts(1) nc 63 pts(0) nc 64 jsel(2) (4) nc 44 jsel(1) (4) nc 45 66 sdo (4) sdi (4) sclk (4) 43 42 44 cs (4) 45 host mode serial port cn8380 quad t1/e1 liu tacki eacki 127 128 hardware mode host mode vdd vaa vaat[1:4] vaar vaacl vgg vss gnd gndt[1:4] gndr gndcl +3.3 v 8380_026
n8380dsa conexant c-1 4/21/99 advance information c appendix c: acronym list acronym definition agc automatic gain control ais alarm indication signal ami alternate mark inversion ansi american national standards institute b8zs binary with 8-zero substitution babt british approvals board for telecommunications bpv bipolar violation bsdl boundary scan description language ccir international radio communications committee cif common interchange format clad clock rate adapter cmos complementary metal-oxide semiconductor crc cyclic redundancy check csu channel service unit dac digital-to-analog converter dma direct memory access dpm driver performance monitor dsx digital signal cross connect etsi european telecommunications standards institute fcc federal communications commission fifo first-in first-out buffer gpio general purpose input/output hdb3 high-density bipolar of order 3 hdsl high bit-rate digital subscriber line i 2 c inter-integrated circuit isdn integrated services digital network ituCt international telegraph and telephone consultative committee jat jitter attenuator jtag joint test action group lal local analog loopback
appendix c : acronym list cn8380 quad t1/e1 line interface c-2 conexant n8380dsa advance information 4/21/99 ldl local digital loopback liu line interface unit los loss of signal msb most significant bit nco numerically controlled oscillator ncte network channel-terminating equipment nrz non-return to zero pci peripheral component interconnect pcm pulse code modulation pll phase locked loop mqfp metric quad flat pack prbs pseudo-random bit sequence pri primary rate interface ralos receive loss of analog input rll remote line loopback rlos receive loss of signal rpll receive phase lock loop rzcs receive zero code suppression sdh synchronous digital hierarchy sonet synchronous optical network tap test access port tloc transmit loss of clock tlos transmit loss of signal tzcs transmit zero code suppression ui unit interval utp unshielded twisted pair zcs zero code suppression
further information literature@c onexant.com 1-800-854-8099 (north america) 33-14-906-3980 (international) web site www.conexant.com world headquarters conexant systems, inc. 4311 jamboree road p. o. box c newport beach, ca 92658-8902 phone: (949) 483-4600 fax: (949) 483-6375 u.s. florida/south america phone: (727) 799-8406 fax: (727) 799-8306 u.s. los angeles phone: (805) 376-0559 fax: (805) 376-8180 u.s. mid-atlantic phone: (215) 244-6784 fax: (215) 244-9292 u.s. north central phone: (630) 773-3454 fax: (630) 773-3907 u.s. northeast phone: (978) 692-7660 fax: (978) 692-8185 u.s. northwest/pacific west phone: (408) 249-9696 fax: (408) 249-7113 u . s. south central phone: (972) 733-0723 fax: (972) 407-0639 u.s. southeast phone: (919) 858-9110 fax: (919) 858-8669 u.s. southwest phone: (949) 483-9119 fax: (949) 483-9090 apac headquarters conexant systems singapore, pte. ltd. 1 kim seng promenade great world city #09-01 east tower singapore 237994 phone: (65) 737 7355 fax: (65) 737 9077 australia phone: (61 2) 9869 4088 fax: (61 2) 9869 4077 china phone: (86 2) 6361 2515 fax: (86 2) 6361 2516 hong kong phone: (852) 2827 0181 fax: (852) 2827 6488 india phone: (91 11) 692 4780 fax: (91 11) 692 4712 korea phone: (82 2) 565 2880 fax: (82 2) 565 1440 phone: (82 53) 745 2880 fax: (82 53) 745 1440 europe headquarters conexant systems france les taissounieres b1 1681 route des dolines bp 283 06905 sophia antipolis cedex france phone: (33 4) 93 00 33 35 fax:(334)93003303 europe central phone: (49 89) 829 1320 fax: (49 89) 834 2734 europe mediterranean phone: (39 02) 9317 9911 fax: (39 02) 9317 9913 europe north phone: (44 1344) 486 444 fax: (44 1344) 486 555 europe south phone: (33 1) 41 44 36 50 fax:(331)41443690 middle east headquarters conexant systems commercial (israel) ltd. p. o. box 12660 herzlia 46733, israel phone: (972 9) 952 4064 fax: (972 9) 951 3924 japan headquarters conexant systems japan co., ltd. shimomoto building 1-46-3 hatsudai, shibuya-ku, tokyo 151-0061 japan phone: (81 3) 5371-1567 fax: (81 3) 5371-1501 taiwan headquarters conexant systems, taiwan co., ltd. room 2808 international trade building 333 keelung road, section 1 taipei 110, taiwan, roc phone: (886 2) 2720 0282 fax: (886 2) 2757 6760 0 . 0 s a l es offi ces


▲Up To Search▲   

 
Price & Availability of CN8380EPF

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X